

Communication



# High-Mobility Inkjet-Printed Indium-Gallium-Zinc-Oxide Thin-Film Transistors Using Sr-Doped Al<sub>2</sub>O<sub>3</sub> Gate Dielectric

# Seungbeom Choi<sup>1</sup>, Kyung-Tae Kim<sup>2</sup>, Sung Kyu Park<sup>2,\*</sup> and Yong-Hoon Kim<sup>1,3,\*</sup>

- <sup>1</sup> SKKU Advanced Institute of Nanotechnology (SAINT), Sungkyunkwan University, Suwon 16419, Korea; oyenice@skku.edu
- <sup>2</sup> School of Electrical and Electronic Engineering, Chung-Ang University, Seoul 06974, Korea; 4444812@naver.com
- <sup>3</sup> School of Advanced Materials Science and Engineering, Sungkyunkwan University, Suwon 16419, Korea
- \* Correspondence: skpark@cau.ac.kr (S.K.P.); yhkim76@skku.edu (Y.-H.K.)

Received: 8 February 2019; Accepted: 12 March 2019; Published: 13 March 2019



**Abstract:** In this paper, we demonstrate high-mobility inkjet-printed indium-gallium-zinc-oxide (IGZO) thin-film transistors (TFTs) using a solution-processed Sr-doped Al<sub>2</sub>O<sub>3</sub> (SAO) gate dielectric. Particularly, to enhance to the electrical properties of inkjet-printed IGZO TFTs, a linear-type printing pattern was adopted for printing the IGZO channel layer. Compared to dot array printing patterns ( $4 \times 4$  and  $5 \times 5$  dot arrays), the linear-type pattern resulted in the formation of a relatively thin and uniform IGZO channel layer. Also, to improve the subthreshold characteristics and low-voltage operation of the device, a high-*k* and thin (~10 nm) SAO film was used as the gate dielectric layer. Compared to the devices with SiO<sub>2</sub> gate dielectric, the inkjet-printed IGZO TFTs with SAO gate dielectric exhibited substantially high field-effect mobility (30.7 cm<sup>2</sup>/Vs). Moreover, the subthreshold slope and total trap density of states were also significantly reduced to 0.14 V/decade and  $8.4 \times 10^{11}/\text{cm}^2$ ·eV, respectively.

**Keywords:** metal-oxide semiconductors; thin-film transistors; inkjet printing; high-k dielectric; high mobility

# 1. Introduction

Amorphous oxide semiconductor (AOS)-based thin-film transistors (TFTs) have received a considerable interest in the fields of displays, sensors, and wearable electronics owing to their high carrier mobility, good operational stability and flexibility, and large-area scalability [1–5]. Particularly, solution-processed AOS TFTs have been intensively studied lately [6–9], by the fact that their electrical performances are now competing with those fabricated by vacuum-deposition methods such as sputtering. In the fabrication of AOS-based TFTs, the AOS channel layer should be patterned in order to isolate each TFT device and reduce the leakage between the devices. Typically, to pattern the AOS channel layer, conventional photolithography and etching processes are used. A self-patterning method which utilizes the surface energy difference can also be used to pattern the AOS channel layer without using the photolithography process [10–12], however, this may require wet chemical processes to obtain the surface energy contrast. Direct printing methods such as inkjet printing, on the other hand, allow a simple and efficient way to pattern the AOS channel layer, by directly forming the channel layer on the substrate.

Previously, several different approaches for fabricating AOS TFTs by inkjet printing have been demonstrated [13–17]. Zhang et al. proposed a self-aligned inkjet printing process to fabricated small-channel indium-gallium-zinc-oxide (IGZO) TFTs using a polymer bank structure [14]. Li et al.

demonstrated self-aligned short-channel InScO TFTs using coffee stripe dewetting method [15], where a hydrophobic polymer such as CYTOP was inkjet-printed to prepare a coffee stripe and used to pattern the gate electrode and form the self-aligned structure. In addition, Li et al. also demonstrated the fabrication of inkjet-printed InGaO TFTs by using a surface-energy patterned structure [16]. Here, the inkjet printing of pure solvent on pre-coated hydrophobic polymer allowed the modification of surface energy selectively, which induced controlled formation of inkjet-printed channel layer [16]. Although these previous reports on inkjet-printed AOS TFTs provide new approaches to fabricate TFTs via using direct printing method, the electrical properties such as field-effect mobility and subthreshold characteristics still need improvements. In addition, in inkjet-printed AOS TFTs, the coffee-ring effect [18] can cause problems, such as irregular channel thickness and morphology, resulting in poor and non-uniform electrical properties. Therefore, a new approach to reduce the influence of coffee-ring effect needs to be developed for high-performance inkjet-printed AOS TFTs. Additionally, for high-performance and low-voltage operation of oxide TFTs, high-*k* gate dielectrics such as Zr, La, or Sr-doped Al<sub>2</sub>O<sub>3</sub> (SAO) can be promising [19–21]. Particularly, the Sr doping in Al<sub>2</sub>O<sub>3</sub> may also improve the leakage current and subthreshold characteristics [21].

Here, we demonstrate high-mobility inkjet-printed IGZO TFTs using a solution-processed SAO gate dielectric. Specifically, in order to obtain high saturation field-effect mobility and to reduce the operating voltage, a high-*k* and thin (~10 nm) SAO gate dielectric was used. This allowed substantially improved subthreshold characteristics of the device. In addition, we adopted a linear-type printing pattern to inkjet print the IGZO channel layer. Compared to the  $4 \times 4$  or  $5 \times 5$  dot array printing patterns, the linear-type printing pattern facilitated the formation of thin and uniform channel layer in the active channel region, allowing high field-effect mobility (>30 cm<sup>2</sup>/Vs) and low subthreshold slope (*SS*) (0.14 V/decade).

#### 2. Experimental Procedure

For inkjet printing of the channel layer, an IGZO precursor solution was prepared by dissolving indium nitrate hydrate (In(NO<sub>3</sub>)<sub>3</sub>·xH<sub>2</sub>O), gallium nitrate hydrate (Ga(NO<sub>3</sub>)<sub>3</sub>·xH<sub>2</sub>O), and zinc nitrate hydrate ( $Zn(NO_3)_2 \cdot xH_2O$ ) in 2-methoxyethanol with a molar ratio of 6.8:1.0:2.2 (In:Ga:Zn). The total molar concentration of the precursor solution was 0.25 M. All the metallic precursors and the solvent were purchased from Sigma-Aldrich (St. Louis, MO, USA). After dissolving, the solution was stirred for ~12 h at 75 °C before use. To fabricate IGZO TFTs by inkjet printing, a heavily doped p-type Si wafer having a 200 nm-thick  $SiO_2$  layer was used as a substrate. The p-type Si wafer also served as the gate electrode. The Si/SiO<sub>2</sub> wafer was sequentially cleaned in acetone, isopropanol alcohol, and UV/ozone (UVC-30, Jaesung Engineering Co., Anyang, Korea) before printing the IGZO film. For the formation of the IGZO channel layer, an inkjet printing system (DMP-2850, Fujifilm, Santa Clara, CA, USA) equipped with a cartridge DMC-11610 (10 pL, Dimatix, Santa Clara, CA, USA) was used. The jetting waveform used for printing was 0 V (7.618  $\mu$ s) $\rightarrow$ 15 V (14.08  $\mu$ s, slew rate  $1.99 \text{ V}/\mu\text{s}$ ) $\rightarrow 0 \text{ V}$  (5.824  $\mu\text{s}$ , slew rate 0.5 V/ $\mu$ s). During the printing, the head and plate temperatures were set at 35 °C and 50 °C, respectively. Several different printing patterns were used to print the IGZO channel layer, including  $4 \times 4$  (drop spacing = 10 µm) and  $5 \times 5$  (drop spacing = 5 µm) dot array printing patterns and a linear-type printing pattern (drop spacing =  $10 \mu m$ , total of 121 drops). After printing the IGZO precursor solution, the substrate was thermally annealed at 350 °C for 1 h in ambient air. For source/drain (S/D) electrodes, a 75 nm-thick aluminum (Al) layer was deposited by thermal evaporation method. For the fabrication of SAO gate dielectric, an SAO precursor solution was prepared by dissolving aluminum nitrate nonahydrate (Al(NO<sub>3</sub>)<sub>3</sub>·9H<sub>2</sub>O) and strontium nitrate  $(Sr(NO_3)_2)$  in 2-methoxyethanol with a molar ratio of 9.5:0.5 (Al:Sr). The total molar concentration of the precursor solution was 0.15 M. Then, the SAO precursor solution was spin-coated on a Si wafer and thermally annealed at 350 °C for 1 h. The thermally annealed SAO film had a thickness and dielectric constant of ~10 nm and ~7, respectively. The patterning of Al S/D electrodes was carried out by using a metal shadow mask. The transfer and output characteristics of IGZO TFTs were measured by using

a semiconductor parameter analyzer (4155C, Agilent, Santa Clara, CA, USA). The film morphology and the thickness profiles of inkjet-printed IGZO TFTs were analyzed by using a confocal microscope

## 3. Results and Discussion

To form the IGZO channel layer by inkjet printing,  $4 \times 4$  and  $5 \times 5$  dot array printing patterns were first employed. For a 4  $\times$  4 dot array, the drop spacing between each drop was 10  $\mu$ m in vertical and lateral directions. Therefore, a total of 16 drops was used to form each channel pattern. For  $5 \times 5$ dot array, the drop spacing was 5 µm in vertical and lateral directions, giving a total of 25 drops per each channel pattern. A single drop can be more favorable for practical application, however, in our case, when a low molar concentration (0.25 M) IGZO precursor solution is used, the thickness of the channel layer especially at the center region was very thin and the device showed relatively poor electrical characteristics. Figure 1a shows the optical image of IGZO droplets jetted from the inkjet head. It can be seen that the droplets shapes and sizes are relatively uniform, and stable jetting was possible. Figure 1b,c show the optical images of inkjet-printed IGZO channel layers printed by  $4 \times 4$  and  $5 \times 5$  dot array pattern, respectively. The diameters of the printed channel layers were 244  $\mu$ m and 229  $\mu$ m for 4  $\times$  4 and 5  $\times$  5 dot array patterns, respectively. Using the inkjet-printed IGZO film as a channel layer, top-contact IGZO TFTs were fabricated by depositing Al S/D electrodes on top of the IGZO channel layer. Figure 2a,b show the inkjet-printed IGZO TFTs with  $4 \times 4$  and  $5 \times 5$  dot array patterns. It is observed that the IGZO channels are well positioned between the S/D electrodes. Figure 2c,d and Figure 2e,f show the confocal microscope images and thickness profiles of inkjet-printed IGZO channel layer printed by  $4 \times 4$  and  $5 \times 5$  dot array patterns. Evidence of the coffee-ring effect were observed in which the films are thicker at the outer region. At the center regions, the film thickness was 2–7 nm (4  $\times$  4 dot array) and 5–12 nm (5  $\times$  5 dot array), while the outer regions had thickness of ~100 nm.

(VK-9710, Keyence, Osaka, Japan) and a stylus profiler (DektakXT, Bruker, Billerica, MA, USA).



**Figure 1.** (a) Optical images of inkjet-printed indium-gallium-zinc-oxide (IGZO) droplets from inkjet head, and optical images of IGZO channel layers printed by (b)  $4 \times 4$ , and (c)  $5 \times 5$  dot array patterns. Here, the drop spacing between the dots were 10 µm and 5 µm for  $4 \times 4$  and  $5 \times 5$  dot array, respectively.

Using the inkjet-printed IGZO channel layers, TFTs with top-contact structure were fabricated and their transfer characteristics were analyzed as shown in Figure 3a,b, with  $4 \times 4$  and  $5 \times 5$  dot array printing patterns, respectively. Also, Figure 3c,d show the corresponding output characteristics of IGZO TFTs for  $4 \times 4$  and  $5 \times 5$  dot array patterns, respectively. The saturation field-effect mobility was extracted by using the following Equation,

$$I_D = \frac{W}{2L} \mu C_i (V_G - V_{th})^2$$
 (1)

where,  $I_D$  is the drain current, L and W are the channel length and width, respectively,  $C_i$  is the areal capacitance of the gate dielectric, and  $V_g$  is gate voltage and  $V_{th}$  is threshold voltage. In the case of

the 4 × 4 dot array, the TFT device exhibited a saturation field-effect mobility of  $0.23 \pm 0.073 \text{ cm}^2/\text{Vs}$ , while the TFT with 5 × 5 dot array exhibited a saturation mobility of  $0.37 \pm 0.105 \text{ cm}^2/\text{Vs}$ . Compared to those fabricated using spin coating method, the mobilities are relatively low [9]. However, the on/off ratio value (~10<sup>7</sup>) was similar to those of spin-coated TFT devices. Moreover, the inkjet-printed TFT devices exhibited large negative threshold voltage ( $V_{th}$ ). Particularly, the  $V_{th}$  values for TFTs shown in Figure 3a,b were -27.8 V and -33.8 V, respectively. The large negative  $V_{th}$  can be attributed to the thick outer channel regions which lie inside the channel region (region between the S/D electrodes). In addition, the low dielectric constant (~3.9) and the large thickness of the SiO<sub>2</sub> gate dielectric layer also contributes to the large negative  $V_{th}$ . Furthermore, as shown in the output characteristics (Figure 3c,d), the devices showed large leakage currents even when the gate bias was 0 V.



**Figure 2.** Optical microscope images of inkjet-printed IGZO thin-film transistors (TFTs) printed by (**a**)  $4 \times 4$ , and (**b**)  $5 \times 5$  dot array patterns. The inset in (**a**) shows the schematic device structure of an IGZO TFT with SiO<sub>2</sub> gate dielectric. Confocal microscope images of inkjet-printed IGZO channel layer printed by (**c**)  $4 \times 4$ , and (**d**)  $5 \times 5$  dot array patterns. Thickness profiles of inkjet-printed IGZO channel layer printed by (**e**)  $4 \times 4$ , and (**f**)  $5 \times 5$  dot array patterns.

In this perspective, to enhance the electrical properties of inkjet-printed IGZO TFTs, the outer channel thickness should be reduced and a thin gate dielectric layer with high dielectric constant should be adopted. To meet these requirements, we modified the arrayed printing pattern into linear-type pattern, and a solution-processed SAO film was used as a gate dielectric layer instead of SiO<sub>2</sub> film. At first, the inkjet printing pattern was changed to linear-type as shown in Figure 4a. Here, the drop spacing distance was 40  $\mu$ m with a total of 31 drops. This resulted in the formation of an IGZO channel layer having a dimension of ~220  $\mu$ m × 1200  $\mu$ m with relatively uniform shape. More importantly, the center region of the printed channel layer was relatively uniform, having a thickness of 5–10 nm as shown in Figure 4b,c. Although the outer regions of the printed channel layer are relatively thicker, its influence on the electrical properties of TFTs may not be significant since these regions lie outside the channel region (region between the S/D electrodes), as indicated in Figure 4c (lateral scan thickness profile).



**Figure 3.** Transfer characteristics of IGZO TFTs inkjet-printed with (**a**)  $4 \times 4$ , and (**b**)  $5 \times 5$  dot array patterns. Output curves of IGZO TFTs inkjet-printed with (**c**)  $4 \times 4$ , and (**d**)  $5 \times 5$  dot array printing patterns.



**Figure 4.** (**a**) An optical image of inkjet-printed IGZO channel layer with linear-type drop pattern. Thickness profiles of an inkjet-printed IGZO channel layer, (**b**) longitudinal scan, and (**c**) lateral scan. (**d**) An optical image, (**e**) transfer characteristics, and (**f**) output characteristics of an inkjet-printed IGZO TFT with linear-type pattern.

Using the inkjet-printed IGZO channel layer having linear pattern, IGZO TFTs were fabricated by employing a solution-processed SAO gate dielectric. Here, for SAO gate dielectric, a small amount (5 at.%) of strontium was added to the Al<sub>2</sub>O<sub>3</sub> to increase the dielectric constant of the film [21]. The SAO gate dielectric layer thermally annealed at 350 °C had the thickness and dielectric constant of ~10 nm and ~7, respectively. Figure 4c,d shows an optical microscope image and the transfer characteristics of inkjet-printed IGZO TFT with SAO gate dielectric. The IGZO TFT exhibited a clear modulation of current in gate bias ( $V_g$ ) range of -5 V to +5 V. Compared to those fabricated on SiO<sub>2</sub> gate dielectric and with arrayed printing patterns, the operation voltage and the  $V_{th}$  value (+1.72 V) were much lower owing to the large dielectric constant and thin thickness of the SAO gate dielectric. Also, the inkjet-printed IGZO TFTs showed relatively high saturation field-effect mobility and on/off ratio of  $30.7 \text{ cm}^2/\text{Vs}$  and  $2.5 \times 10^6$ , respectively. In addition, the TFT device showed negligible hysteresis in the transfer curves, indicating that the IGZO–SAO interface has relatively low interfacial states. From the transfer characteristics, the *SS* and the total trap density of states (*N*<sub>t</sub>) were obtained using the following Equations [22],

$$SS = \frac{dV_g}{d(\log I_d)} \tag{2}$$

$$SS = \frac{kT\ln 10}{e} \left[ 1 + \frac{e^2}{C_i} N_t \right]$$
(3)

where, *k* is the Boltzmann constant, and *e* is the elementary charge. The obtained *SS* and *N<sub>t</sub>* values were 0.14 V/decade and 8.4 × 10<sup>11</sup>/cm<sup>2</sup>·eV, respectively. As compared to the devices fabricated on SiO<sub>2</sub> gate dielectric using dot array printed IGZO channel layers, the *SS* and *N<sub>t</sub>* are greatly improved possibly owing to the high *C<sub>i</sub>* value of the device. In fact, the inkjet-printed IGZO TFTs with 4 × 4 dot array pattern exhibited *SS* and *N<sub>t</sub>* values of 1.68 V/decade and 2.9 × 10<sup>12</sup>/cm<sup>2</sup>·eV, respectively, and the IGZO TFTs with 5 × 5 dot array pattern exhibited *SS* and *N<sub>t</sub>* values of 1.27 V/decade and 2.2 × 10<sup>12</sup>/cm<sup>2</sup>·eV, respectively. In overall, by using a line-type pattern of inkjet-printed IGZO channel layer and solution-processed high-*k* SAO gate dielectric, the electrical properties of the TFTs including saturation mobility, on/off ratio and *SS* were significantly improved.

## 4. Conclusions

Here, we demonstrated high-mobility inkjet-printed IGZO TFTs using a solution-processed SAO gate dielectric. To obtain high saturation field-effect mobility and to reduce the operating voltage, a high-*k* and thin SAO gate dielectric was used. In addition, we adopted a linear-type printing pattern to inkjet print the IGZO channel layer and compared to the dot array printing patterns. The linear-type printing pattern facilitated the formation of a thin and uniform channel layer in the active channel region, resulting in high mobility TFT devices via the inkjet printing method.

**Author Contributions:** S.C. and K.-T.K. performed the experiments and the data analysis; S.K.P. and Y.-H.K. contributed to draft the manuscript and carry-out the data analysis and evaluation; S.K.P. and Y.-H.K. made the substantial contribution to the concept of experiments and was responsible for leading the project; All authors read and approve the final manuscript.

**Funding:** This research was funded by the National Research Foundation of Korea (NRF) grant funded by the Korea Government (Ministry of Science and ICT) (No. NRF-2017R1E1A1A01077189), by the Human Resources Development (No. 20174030201810) of the Korea Institute of Energy Technology Evaluation and Planning (KETEP) grant funded by the Korea government Ministry of Trade, Industry and Energy, by the Competency Development Program for Industry Specialists of the Korean Ministry of Trade, Industry and Energy (MOTIE), operated by Korea Institute for Advancement of Technology (KIAT) (No. P0002397, HRD program for Industrial Convergence of Wearable Smart Devices), and by the Chung-Ang University research grant in 2017.

Conflicts of Interest: The authors declare no conflict of interest.

## References

- Nomura, K.; Ohta, H.; Takagi, A.; Kamiya, T.; Hirano, M.; Hosono, H. Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors. *Nature* 2004, 432, 488–492. [CrossRef] [PubMed]
- Oh, M.S.; Lee, K.; Lee, K.H.; Cha, S.H.; Choi, J.M.; Lee, B.H.; Sung, M.M.; Im, S. Transparent photo-stable complementary inverter with an organic/inorganic nanohybrid dielectric layer. *Adv. Funct. Mater.* 2009, 19, 726–732. [CrossRef]
- 3. Banger, K.K.; Yamashita, Y.; Mori, K.; Peterson, R.L.; Leedham, T.; Rickard, J.; Sirringhaus, H. Low-temperature, high-performance solution-processed metal oxide thin-film transistors formed by a "sol–gel on chip" process. *Nat. Mater.* **2011**, *10*, 45–50. [CrossRef]
- 4. Fortunato, E.; Barquinha, P.; Martins, R. Oxide semiconductor thin-film transistors: A review of recent advances. *Adv. Mater.* **2012**, *24*, 2945–2986. [CrossRef]

- Fernandes, C.; Santa, A.; Santos, Â.; Bahubalindruni, P.; Deuermeier, J.; Martins, R.; Fortunato, E.; Barquinha, P. A sustainable approach to flexible electronics with zinc-tin oxide thin-film transistors. *Adv. Electron. Mater.* 2018, *4*, 1800032. [CrossRef]
- Kim, M.-G.; Kanatzidis, M.G.; Facchetti, A.; Marks, T.J. Low-temperature fabrication of high-performance metal oxide thin-film electronics via combustion processing. *Nat. Mater.* 2011, *10*, 382–388. [CrossRef] [PubMed]
- 7. Hwang, Y.H.; Seo, J.; Yun, J.M.; Park, H.; Yang, S.; Ko Park, S.; Bae, B. An 'aqueous route' for the fabrication of low-temperature-processable oxide flexible transparent thin-film transistors on plastic substrates. *NPG Asia Mater.* **2013**, *5*, e45. [CrossRef]
- Jun, T.; Song, K.; Jeong, Y.; Woo, K.; Kim, D.; Bae, C.; Moon, J. High-performance low-temperature solution-processable ZnO thin film transistors by microwave-assisted annealing. *J. Mater. Chem.* 2011, 21, 1102–1108. [CrossRef]
- Kim, Y.-H.; Heo, J.-S.; Kim, T.-H.; Park, S.; Yoon, M.-H.; Kim, J.; Oh, M.S.; Yi, G.-R.; Noh, Y.-Y.; Park, S.K. Flexible metal-oxide devices made by room-temperature photochemical activation of sol-gel films. *Nature* 2012, 489, 128–132. [CrossRef] [PubMed]
- 10. Park, S.K.; Kim, Y.-H.; Han, J.-I. All solution-processed high-resolution bottom-contact transparent metal-oxide thin film transistors. *J. Phys. D. Appl. Phys.* **2009**, *42*, 125102. [CrossRef]
- Lee, W.J.; Park, W.T.; Park, S.; Sung, S.; Noh, Y.Y.; Yoon, M.H. Large-scale precise printing of ultrathin sol-gel oxide dielectrics for directly patterned solution-processed metal oxide transistor arrays. *Adv. Mater.* 2015, 27, 5043–5048. [CrossRef]
- 12. Sung, S.; Park, S.; Cha, S.; Lee, W.J.; Kim, C.H.; Yoon, M.H. Direct patterning of sol-gel metal oxide semiconductor and dielectric films via selective surface wetting. *RSC Adv.* **2015**, *5*, 38125–38129. [CrossRef]
- 13. Jang, J.; Kang, H.; Chakravarthula, H.C.; Subramanian, V. Fully inkjet-printed transparent oxide thin film transistors using a fugitive wettability switch. *Adv. Electron. Mater.* **2015**, *1*, 1500086. [CrossRef]
- Zhang, Q.; Shao, S.; Chen, Z.; Pecunia, V.; Xia, K.; Zhao, J.; Cui, Z. High-resolution inkjet-printed oxide thin-film transistors with a self-aligned fine channel bank structure. ACS Appl. Mater. Interfaces 2018, 10, 15847–15854. [CrossRef]
- Li, Y.; Lan, L.; Gao, P.; He, P.; Dai, X.; Cao, H.; Liang, L.; Peng, J. Inkjet-printed Self-aligned short-channel metal-oxide thin-film transistors based on coffee stripe dewetting method. *IEEE Electron. Device Lett.* 2019, 40, 228–231. [CrossRef]
- Li, Y.; Lan, L.; Sun, S.; Lin, Z.; Gao, P.; Song, W.; Song, E.; Zhang, P.; Peng, J. All inkjet-printed metal-oxide thin-film transistor array with good stability and uniformity using surface-energy patterns. *ACS Appl. Mater. Interfaces* 2017, *9*, 8194–8200. [CrossRef]
- 17. Chung, S.; Cho, K.; Lee, T. Recent progress in inkjet-printed thin-film transistors. *Adv. Sci.* **2019**, 1801445. [CrossRef]
- 18. Deegan, R.D.; Bakajin, O.; Dupont, T.F.; Huber, G.; Nagel, S.R.; Witten, T.A. Capillary flow as the cause of ring stains from dried liquid drops. *Nature* **1997**, *389*, 827–829. [CrossRef]
- 19. Yang, W.; Song, K.; Jung, Y.; Jeong, S.; Moon, J. Solution-deposited Zr-doped AlO<sub>x</sub> gate dielectrics enabling high-performance flexible transparent thin film transistors. *J. Mater. Chem. C* 2013, *1*, 4275–4282. [CrossRef]
- 20. Kim, J.; Choi, S.; Jo, J.W.; Park, S.K.; Kim, Y.H. Solution-processed lanthanum-doped Al<sub>2</sub>O<sub>3</sub> gate dielectrics for high-mobility metal-oxide thin-film transistors. *Thin Solid Films* **2018**, *660*, 814–818. [CrossRef]
- 21. Kim, J.; Choi, S.; Kim, M.; Ha, T.J.; Kim, Y.-H. Strontium doping effects on the characteristics of solution-processed aluminum oxide dielectric layer and its application to low-voltage-operated indium-gallium-zinc-oxide thin-film transistors. *Ceram. Int.* **2017**, *43*, 13576–13580. [CrossRef]
- 22. Kalb, W.L.; Batlogg, B. Calculating the trap density of states in organic field-effect transistors from experiment: A comparison of different methods. *Phys. Rev. B* **2010**, *81*, 035327. [CrossRef]



© 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).