

# The Significance of an In Situ ALD Al<sub>2</sub>O<sub>3</sub> Stacked Structure for p-Type SnO TFT Performance and Monolithic All-ALD-Channel CMOS Inverter Applications

Hye-Mi Kim, Su-Hwan Choi, Han Uk Lee, Sung Beom Cho,\* and Jin-Seong Park\*

Tin monoxide (SnO) has been studied widely over the past several decades due to its promising theoretical p-type performance. However, limited fabrication processes due to the low thermal and air stability of SnO have resulted in poor performance in thin-film transistors (TFTs). Here, it is suggested that in situ atomic layer deposition (ALD) of an Al<sub>2</sub>O<sub>3</sub> capping layer can improve the electrical performance in SnO TFTs. By adopting an in situ stacking process, which protects vulnerable SnO thin films from exposure to air and contamination, SnO exhibits enhanced crystallinity, electrical performance, and improved scaling limitation of channel thickness. Especially, in situ stacked Al<sub>2</sub>O<sub>3</sub> on a 7 nm SnO TFT has an exceptionally low subthreshold swing (0.15 V decade<sup>-1</sup>), high on/off ratio ( $6.54 \times 10^5$ ), and reasonable mobility ( $1.14 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ) while the bare SnO TFT is not activated. Computational thermodynamics such as chemical potential analysis, nucleation Gibbs free-energy calculations, and various analytical techniques are used to reveal the origin of highly crystallized SnO formations via in situ deposition of Al<sub>2</sub>O<sub>3</sub>. Finally, state-of-the-art all-ALD-channel complementary metal-oxide-semiconductor inverters using n-type indium gallium zinc oxide and p-type SnO TFTs are integrated, which exhibit a maximum voltage gain of 240 V  $V^{-1}$  and a noise margin of 89.3%.

H.-M. Kim, J.-S. Park Division of Materials Science and Engineering Hanyang University 222 Wangsimni-ro, Seongdong-gu, Seoul 04763, Republic of Korea E-mail: jsparklime@hanyang.ac.kr S.-H. Choi Division of Nano-Scale Semiconductor Engineering Hanyang University 222 Wangsimni-ro, Seongdong-gu, Seoul 04763, Republic of Korea H. U. Lee, S. B. Cho Department of Materials Science and Engineering Aiou University 206 Worldcup-ro, Yeongtong-gu, Suwon 16499, Republic of Korea E-mail: csb@ajou.ac.kr H. U. Lee Department of Energy Systems Research Aiou University 206 Worldcup-ro, Yeongtong-gu, Suwon 16499, Republic of Korea The ORCID identification number(s) for the author(s) of this article can be found under https://doi.org/10.1002/aelm.202201202.

© 2023 The Authors. Advanced Electronic Materials published by Wiley-VCH GmbH. This is an open access article under the terms of the Creative Commons Attribution License, which permits use, distribution and reproduction in any medium, provided the original work is properly cited.

#### DOI: 10.1002/aelm.202201202

1. Introduction

Since the first demonstration of amorphous indium gallium zinc oxide (a-IGZO) by Nomura et al. (2004), interest in oxide semiconductors has increased dramatically, particularly among researchers studying thin-film transistors (TFTs).<sup>[1]</sup> The high mobility ( $\approx 10 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$ ), low off-current (<10<sup>-12</sup> A), and high uniformity of a-IGZO TFT have led to commercially viable flat-panel displays as active-matrix backplanes. Nowadays, with continuous scaling down requirements, studies of complementary metal-oxide-semiconductor (CMOS) technology and 3D devices such as fin, gate-all-around (GAA), and channel-all-around (CAA) structured fieldeffect transistors (FET) have increased.<sup>[2-4]</sup> Oxide semiconductors draw attention to the possibilities of logic-inverter devices and integration of gate-driver circuits with high on-current capabilities and large-area applicability beyond those of traditional

silicon semiconductors.<sup>[5]</sup> Despite a lack of studies for comparable performance in p-type oxide semiconductor devices, CMOS inverter fabrication with both n- and p-type oxide semiconductors is highly demanded than unipolar-based devices due to superior performance, including low power consumption, low noise immunity, and a small device unit area, compared with unipolar devices when device scaled down.<sup>[5–10]</sup>

The current generation of p-type oxide semiconductors is underperforming n-type oxide semiconductors by significant margins. Valence-band maximum (VBM) consists of the highly localized and anisotropic hole conduction paths in p-type oxide semiconductors, which leads to inferior hole mobility. Due to these characteristics, both delocalization of a VBM orbital and low formation energy of metal vacancies are needed for a p-type oxide semiconductor to alleviate the localized hole conduction path and achieve sufficient electrical performance.<sup>[11]</sup> Among the various reported candidates, tin monoxide (SnO) is a promising option which has the low formation energy of a tin vacancy  $(V_{Sn})$ , delocalization of hole conduction paths by orbital hybridization of oxygen 2p and tin 5s orbitals, and subsequent high hole mobility and hole concentrations.<sup>[12,13]</sup> However, obtaining high-quality SnO is not a simple issue due to its low thermal stability and facile oxidation to SnO2, which exhibits n-type performance. Various deposition processes, such as





Figure 1. a) Transfer curves of bare SnO and b) in situ stacked  $Al_2O_3/SnO$  TFTs depending on SnO film thicknesses. c) An output curve of an in situ stacked  $Al_2O_3/7$  nm SnO TFT.

physical vapor deposition (PVD),<sup>[13–18]</sup> liquid-metal printing,<sup>[19]</sup> and atomic layer deposition (ALD)<sup>[20–23]</sup> have been proposed. However, the high subthreshold swing (*S*-value), inadequate threshold voltage ( $V_{\rm th}$ ) or stability induced by large defect sites and phase mixing,<sup>[18,24]</sup> and limited surface coverage of conventional processes can hinder the production of high-quality SnO thin films and limit the process windows.

Among these obstacles, air and thermal stability are crucial factors for development of practical SnO devices. Our previous research revealed that ALD, highly desired fabrication process in scalability to practical applications, is quite effective tool to fabricate SnO but the surface region is oxidized to SnO<sub>2</sub> which can induce high off-current and/or ambipolar characteristics, resulting in degradation of p-type performance.<sup>[25]</sup> Especially, when channel thickness is scaled down, such effects can be critical to device performance. Thereby, precise control to protect SnO from external deterioration and achieve better TFT performance, reliability, and scaling down by versatile process is required. Recently, various passivation layers have been adopted to passivate surface defect states of SnO and enhance TFT performance and air stability.<sup>[21,26-28]</sup> However, those processes still include inevitable air exposure and contamination between deposition processes. Also, the mechanism of improvement in SnO TFT performances by passivation has yet to be determined.

In this study, we demonstrate that versatile process of stable, scaled-down, and defect-less SnO TFT via in situ ALD stacking process of SnO with a Al<sub>2</sub>O<sub>3</sub> passivation layer. This suggested method can enhance the electrical performance of SnO and scaling down of channel thickness by fundamental exclusion of SnO surfaces from air deterioration or contamination. We fabricated high-performance TFTs using an in situ process for Al<sub>2</sub>O<sub>3</sub> deposition on 7 nm of SnO, which exhibits an exceedingly low S-value (0.15  $\pm$  0.02 V decade<sup>-1</sup>), a high on/off ratio ( $I_{\rm on/off}$ , 6.54  $\times$  10<sup>5</sup>), superior  $V_{\rm th}$  (0.10  $\pm$  0.03 V) and field-effect mobility ( $\mu_{\rm FE}$ , 1.14 ± 0.08 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>). Also, we figured out highly crystallized p-type SnO with very low defect states is fabricated during in situ stacking process. Various analytical tools are exploited to reveal the correlation of film properties with TFT electrical performance depending on fabrication process, and the crystallization mechanism is interpreted according to first-principles thermodynamics. In addition, a CMOS inverter using all ALD-deposited channel layer using this SnO TFT exhibited a state-of-the-art performance in terms of ALD fabrication process, voltage gain of 240 V  $V^{-1}$ , and noise margin of 89% of supply voltage.

### 2. Results and Discussion

# 2.1. Electrical Properties of Bare SnO and In Situ Stacked $\mbox{Al}_2\mbox{O}_3/\mbox{SnO TFTs}$

We investigated the scaling limitation of channel thickness on SnO TFTs and compared the structural effect of an in situ Al<sub>2</sub>O<sub>3</sub> capping layer. Transfer characteristics of TFTs are presented in Figure 1 and electrical parameters in Table 1. Figure 1a depicts the transfer curve of bare SnO TFTs without a capping layer, and Figure 1b shows the transfer curve of SnO TFTs with an in situ stacked Al<sub>2</sub>O<sub>3</sub> capping layer and channel thicknesses from 4 to 20 nm. When Al<sub>2</sub>O<sub>3</sub> was deposited by an in situ process (Figure 1 and Table 1), V<sub>th</sub> shifted considerably in the negative direction,  $\mu_{\rm FE}$  was slightly decreased, and S-value was greatly enhanced. Generally,  $V_{
m th}$  and  $\mu_{
m FE}$  are closely related to carrier density or charged defect sites,<sup>[29]</sup> and the S-value depends on internal and interfacial defect sites.<sup>[30,31]</sup> This implies that in situ Al<sub>2</sub>O<sub>3</sub> passivation process is effective for passivating defect sites such as tin vacancies or oxygen-related defects in the back-channel region. On the other hand, interestingly, scaling limitations depend heavily on the existence of in situ Al<sub>2</sub>O<sub>3</sub> stacked structures. In Figure 1a,b, transfer characteristics exist up to 14 nm in bare SnO TFTs and to 7 nm in in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFTs. Thicknesses less than 7 nm in bare SnO and 4 nm in in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFTs are not activated and exhibit insulating properties, which indicate a channel-thickness dependency and a scaling limitation of the two devices. In both conditions, the insulating behavior of 4-nm SnO TFT can be attributed to a decrease in carrier concentration under accumulation thickness and structural defects induced from bulk and interface defects, surface oxidation, and deterioration.<sup>[31]</sup> However, 7 nm SnO TFTs exhibit far different characteristics: bare SnO one is insulating, and in situ stacked SnO has optimal transfer curves in Vth, off-current, and S-value. In situ stacking process therefore not only passivates back-channel

# www.advancedsciencenews.com

4 7 14

Та



| SnO thickness [nm] | V <sub>th</sub> [V]             |                   | $\mu_{\rm FE}~[{ m cm}^2~{ m V}^{-1}~{ m s}^{-1}]$ |                                        | S-value [V decade <sup>-1</sup> ] |                                        | I <sub>on</sub> /I <sub>off</sub> |                    | D <sub>it</sub> [cm <sup>-2</sup> ] |                                        |
|--------------------|---------------------------------|-------------------|----------------------------------------------------|----------------------------------------|-----------------------------------|----------------------------------------|-----------------------------------|--------------------|-------------------------------------|----------------------------------------|
|                    | SnO                             | In situ $Al_2O_3$ | SnO                                                | In situ Al <sub>2</sub> O <sub>3</sub> | SnO                               | In situ Al <sub>2</sub> O <sub>3</sub> | SnO                               | In situ $Al_2O_3$  | SnO                                 | In situ Al <sub>2</sub> O <sub>3</sub> |
| 4                  | N/D                             | N/D               | N/D                                                | N/D                                    | N/D                               | N/D                                    | N/D                               | N/D                | N/D                                 | N/D                                    |
| 7                  | N/D                             | $0.06\pm0.03$     | N/D                                                | $1.14\pm0.08$                          | N/D                               | $\textbf{0.15}\pm\textbf{0.02}$        | N/D                               | $6.54 \times 10^5$ | N/D                                 | $6.72\times10^{11}$                    |
| 14                 | $\textbf{3.12}\pm\textbf{0.70}$ | $1.10\pm0.12$     | $1.71\pm0.20$                                      | $1.23\pm0.12$                          | $\textbf{2.79} \pm \textbf{0.05}$ | $\textbf{0.25}\pm\textbf{0.10}$        | $5.16 \times 10^3$                | $8.42\times10^3$   | $8.02\times10^{12}$                 | $1.12\times10^{12}$                    |
| 20                 | 7.83 ± 0.85                     | 1.18 ± 0.20       | $3.83\pm0.20$                                      | 3.49 ± 0.22                            | $5.38 \pm 0.31$                   | $\textbf{0.28} \pm \textbf{0.03}$      | 2.16 × 10                         | $2.98 	imes 10^3$  | $3.95 	imes 10^{13}$                | $1.64 \times 10^{12}$                  |

regions and protects SnO from the air but may also alleviate structural defects in the bulk/interface region and expand scaling limitations. Details of this phenomenon are discussed in the following paragraph and later part in this manuscript using various film analysis tools and calculations.

To identify the differences between the two devices, we investigated the thickness dependencies and electrical parameters of TFTs. When the channel thickness was decreased, (Figure 1 and Table 1),  $\mu_{\rm FE}$  also decreased (3.83 to 1.71 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>), as did  $V_{\rm th}$  and S-value (from 7.83 to 3.12 V and from 5.38 to 2.79 V decade<sup>-1</sup>, respectively), while  $I_{on/off}$ increased (2.16  $\times$  10 to 5.16  $\times$  10<sup>3</sup>). This tendency was maintained for in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFT ( $\mu_{\text{FF}}$  decreased from 3.49 to 1.14 cm  $^2$  V  $^{-1}$  s  $^{-1}$  ,  $V_{\rm th}$  from 1.18 to 0.06 V, S-value from 0.28 to 0.15 V decade<sup>-1</sup>, and  $\mathit{I}_{\rm on/off}$  increased from 2.98  $\times$  10^3 to  $6.54 \times 10^5$ ). The thickness dependencies of the S-value and  $V_{\rm th}$  mean that trap-state density was reduced in thinner SnO channel layers.<sup>[21]</sup> However, the decline of  $\mu_{\rm FF}$  according to channel thickness has yet to be clearly identified and may result from the microstructure of SnO: grain size, orientation, and crystallinity.<sup>[32]</sup> As discussed previously, with an in situ Al<sub>2</sub>O<sub>3</sub> passivation layer, the SnO channel length can be further scaled down to 7 nm while retaining robust TFT characteristics. Compared with bare SnO TFTs, in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFTs exhibited far more dramatic enhancements, particularly with respect to S-value and  $V_{\rm th}$ , with adequate  $\mu_{\rm FE}$ . Moreover, in situ stacked Al<sub>2</sub>O<sub>3</sub>/7 nm SnO TFT, exhibits outstanding performance: 0.06 V of  $V_{\rm th}$ , 1.14 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> of  $\mu_{\rm FF}$ , 0.15 V decade<sup>-1</sup> of S-value, and  $6.54 \times 10^5$  of  $I_{\rm on/off}$ , while bare SnO TFT was not activated. This exceedingly low S-value was far lower than that reported for ALD SnO TFTs<sup>[21,23,25,33]</sup> and even comparable to that of SnO TFTs with a gate insulator with a high dielectric constant, such as HfO<sub>2</sub>.<sup>[34-36]</sup> This is noticeable because the S-value is related to the capacitance of the gate insulator layer and trap states in the depletion layer. Also, superb switching performance with very low  $V_{\rm th}$ , we could deduce an in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFT has a low trap-state density in the channel layer.<sup>[37]</sup> Trap-state density  $(D_{it})$  can be calculated as follows (Equation (1)):

$$D_{ii} = \left(\frac{qS\log(e)}{k_BT} - 1\right)\frac{C_i}{q} \tag{1}$$

where  $k_B$  is the Boltzmann constant, e is electron charge, S is the S-value, T is temperature, and  $C_i$  is the capacitance of the gate insulator. The calculated D<sub>it</sub> of 7 nm SnO TFT with in situ stacked  $Al_2O_3$  of  $6.7\times10^{11}\ \text{cm}^{-2}\ \text{eV}^{-1}$  was lower than that of reported p-type SnO TFTs.<sup>[19]</sup> Also, the D<sub>it</sub> of bare 20-nm SnO

TFT  $(4.0 \times 10^{13} \text{ cm}^{-2} \text{ eV}^{-1})$  was 25 times that of passivated SnO TFT ( $1.6 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup>). This difference indicates that in situ stacking process of an Al<sub>2</sub>O<sub>3</sub> capping layer leads to fabricate defect-free, high-quality SnO thin films, and this directly influences to electrical performance of the TFT. In addition, the output characteristics of TFT exhibited both linearly increasing and hard-saturated current regions (Figure 1c).

### 2.2. Physical and Chemical Properties of In Situ Stacked Al<sub>2</sub>O<sub>3</sub>/SnO Layers

To further understand the defect-releasing effect of in situ Al<sub>2</sub>O<sub>3</sub> deposition process on SnO films, we examined the film properties of the deposited samples. The 20-nm SnO sample was selected to identify the mechanism of the performance improvement associated with the in situ process and an Al<sub>2</sub>O<sub>3</sub> layer. XPS, GIXRD, and GIWAXS analyses were conducted to compare TFT performances to film morphologies. Figure 2a,b includes deconvoluted XPS peak information of Sn  $3d^{5/2}$  spectra (486.8 ± 0.1 eV for Sn<sup>4+</sup> [SnO<sub>2</sub>], 486.1 ± 0.1 eV for  $\text{Sn}^{2+}$  [SnO], 484.9 ± 0.1 eV for Sn<sup>0</sup> [Sn]), and individual area ratios are listed in Table S1, Supporting Information. Figure 2a makes clear that SnO films have a certain amount of oxidized surface. However, when an Al<sub>2</sub>O<sub>3</sub> capping layer was deposited on SnO film by an in situ process (Figure 2b), no SnO<sub>2</sub> peaks formed and unoxidized SnO is confirmed. From XPS analysis, we can conclude that oxidization of an SnO surface to SnO<sub>2</sub> can be successfully prevented by in situ Al<sub>2</sub>O<sub>3</sub> capping, and an oxygen-deficient atmosphere can be induced in SnO. We also examined the crystallinity and crystal orientation using GIXRD and GIWAXS (Figure 2c-e). Both bare SnO and SnO with a capping layer had a tetragonal SnO structure with (001), (101), (002), (202) planes (Figure 2c, JCPDS 85-0423). In GIWAXS on bare SnO, we identified a partially oriented and randomly arranged nanocrystallites which could be identified from broad, and vague signal (Figure 2d). On the other hand, c-axis preferred orientation enhancement was observed for the in situ capped SnO (Figure 2e), indicating that an Al<sub>2</sub>O<sub>3</sub> capping layer not only prevents surface oxidation of SnO, but also enhances the crystallinity of SnO.

To identify the effects of channel thicknesses on crystallinity, we conducted TEM analysis on 7-nm SnO samples of crosssectional specimens of bare SnO TFT, ex situ stacked Al<sub>2</sub>O<sub>3</sub>/ SnO, and in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO. The ex situ Al<sub>2</sub>O<sub>3</sub>-deposited sample was also evaluated to determine the influence of air exposure and the effect of the Al<sub>2</sub>O<sub>3</sub> layer on SnO; its TFT also did not exhibit TFT activation (not shown). All layers were





**Figure 2.** a,b) Deconvoluted Sn  $3d^{5/2}$  spectra measured by XPS; a) bare SnO and b) in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO. Sample information is illustrated in each graph as an inset. c–e) Film crystallinities of SnO samples with various conditions: c) film crystallinity of bare SnO and in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO examined by GIXRD, d) film crystallinity and orientation of bare SnO, and e) in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO examined by GIWAXS. Indexed (hkl) indicate the respective planes of tetragonal SnO.

conformally deposited but exhibited different and distinguishable grain boundaries in the SnO layer (**Figure 3a**). In Figure 3b–d, higher-resolution TEM is shown, and corresponding fast Fourier transform images are inserted as insets. Based on these observations, three SnO phases were identified. In Figure 3b, bare SnO thin films showed evidence of an amorphous phase. In Figure 3c, crystallinity was enhanced in ex situ stacked  $Al_2O_3/SnO$ , but polycrystalline crystallites of (101) planes were embedded in an amorphous matrix with a high density of grain boundaries. Finally, in Figure 3d, a highly *c*-axis oriented, and aligned SnO crystal structure emerged in in situ stacked  $Al_2O_3/SnO$ . For this sample, clearly defined layers were examined by EDAX scans without significant Al diffusion in SnO (Figure 3e–h). These results indicate that a stacking effect of  $Al_2O_3$  on SnO rather than Al doping in SnO is quite effective to enhance crystallinity, particularly when an in situ deposition process is adopted. This also indicates the importance of crystallinity in SnO TFT performance. In conclusion, an impressive electrical performance of in situ stacked  $Al_2O_3/SnO$  TFT results from SnO crystallization. This result suggests that high crystallinity with low grain boundaries and defects are key factors in the assembly of high-performance SnO TFTs at low thicknesses less than 7 nm.



**Figure 3.** a–d) Cross-sectional TEM images of TFT samples (i–iii), e–h) EDAX scan and EDAX images of Sn, Al, and O signals of in situ stacked  $Al_2O_3$ /SnO. The Fast Fourier Transform patterns of each SnO area are shown in (b–d).

www.advancedsciencenews.com



**Figure 4.** a) Atomic structures of crystalline SnO and SnO<sub>2</sub> and amorphous  $Al_2O_{3+\delta}$  and  $SnO_{1+\delta}$ . The brown, silver, and red spheres represent Al, Sn, and O atoms, respectively. b) The chemical potential of Sn and O for two different configurations. The blue star is SnO and the pink star is SnO with  $Al_2O_3$ . The solid green and dotted red lines are the growth conditions of crystalline SnO and SnO<sub>2</sub> phases, respectively. c) Atomic structure of crystalline SnO with amorphous  $Al_2O_3$ . The purple plane describes the interface between SnO and  $Al_2O_3$ . d) Calculated nucleation Gibbs free energy with respect to average surface energy obtained from the Wulff construction. Surface energy values were obtained from the literature.<sup>[39]</sup>

#### 2.3. Computational Results for Formation of SnO Crystals

To understand the mechanism of SnO crystallinity enhancement by  $Al_2O_3$ , we investigated the chemical potential of an Sn–O system and the effect of an  $Al_2O_3$  capping layer. We considered two crystalline phases (SnO and SnO<sub>2</sub>) and two amorphous systems (Sn–O and Al–O). We first identified the chemical potential of Sn and O under ALD growth at 7.895 × 10<sup>-5</sup> atm (the blue star in **Figure 4**b). This point is far from the growth condition of the two crystalline phases. To form crystalline SnO and SnO<sub>2</sub>, the chemical potential under growth conditions of each element should satisfy the following thermodynamic conditions (Equation (2) and (3)).

SnO: 
$$\Delta \mu_{\rm Sn} + \Delta \mu_{\rm O} = \Delta H_{\rm f,SnO} = -2.827 \, \rm eV$$
 (2)

$$\mathrm{SnO}_2: \Delta\mu_{\mathrm{Sn}} + 2\Delta\mu_{\mathrm{O}} = \Delta H_{\mathrm{f,SnO}_2} = -4.923 \,\mathrm{eV} \tag{3}$$

where  $\Delta H_{f,SnO_x}$  represents the formation enthalpies of the corresponding SnO<sub>x</sub> calculated for bulk Sn and molecular O<sub>2</sub>.<sup>[38]</sup> The chemical potential of as-deposited SnO is above this line,

which means they cannot form a crystalline phase, thereby asdeposited SnO exists in an amorphous condition (Figure 4a).

When a capping layer is deposited, the chemical potential of oxygen can drastically shift to the thermodynamic line. As determined by XPS characterization, the amorphous phases had excessive oxygen in their stoichiometry. The measured stoichiometries were  $Al_2O_{3.08}$  and  $SnO_{1.02}$  (Table S2, Supporting Information), and this oxygen stoichiometry difference can generate an additional  $\Delta \mu_O$  term (Equation (4)).

$$\Delta \mu_{\rm o} = \frac{(\Delta H_{\rm Al_2O_{3.08}} + \Delta H_{\rm SnO_{1.02}}) - (\Delta H_{\rm Al_2O_3} + \Delta H_{\rm SnO})}{N_o}$$

$$= \frac{(-46.943) - (-46.793)}{0.08 + 0.02} = -1.498 \text{ eV}$$
(4)

Because the energetics were obtained directly from the density functional theory (DFT) calculation for the given stoichiometries, an additional term,  $\Delta \mu_o = \left(\frac{\partial G}{\partial N_i}\right)$ , was calculated, for which  $\Delta H_i$  is the total energy of each material for a given stoichiometry extracted from a DFT calculation, and  $N_o$  is the number of excessive oxygen atoms of stoichiometric crystals.

www.advelectronicmat.de





Figure 5. a) Transfer curves of ex situ stacked  $Al_2O_3$  and b) in situ stacked  $Al_2O_3/SnO$  depending on measurement temperature and c-d) following an estimated scheme of hole/electron transport mechanisms.

This  $\Delta\mu_0$  is dramatically decreased oxygen chemical potential (-1.498 eV) and located in the thermodynamic equilibrium growth state of crystalline SnO (the pink star in Figure 4b). This means that deposition of Al<sub>2</sub>O<sub>3</sub> layer provided new thermodynamic environments for crystallization. The calculated results may also provide a basis for why the ex situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO samples exhibited degraded performance and crystallinity and why we were unable to achieve enhanced performance for SnO TFT when Al<sub>2</sub>O<sub>3</sub> was deposited at 100 °C. This could be result from incorporated high ratio of excess oxygens into the Al<sub>2</sub>O<sub>3</sub> film (Table S2, Supporting Information).

In addition, the interface formation with the capping layer contributes to nucleation of the crystallization. We generated a heterostructure of crystalline SnO with Al<sub>2</sub>O<sub>3</sub> to investigate the nucleation Gibbs free energy compared with bare crystalline SnO (Figure 4c). In the nucleation process, the equilibrium shape of the particle is determined by the Gibbs-Wulff theorem, which states that the shape of crystalline material is determined by the polyhedron that minimizes overall surface energy.<sup>[40]</sup> We therefore created a Wulff construction from the average surface energy of the representative orientation of crystalline SnO with the energetics of low-index surfaces.<sup>[39,41]</sup> A particle of SnO consists of (001)-, (101)-, and (102)-oriented surfaces which is an 18-facet polyhedron. Because each facet is significantly large and the polyhedron is symmetric, the nucleation energetics of crystalline SnO can be calculated by considering those of a spherical surface, as described as follows (Equation (5)).

$$\Delta G_{\text{nucle}}\left(r\right) = \frac{4}{3}\pi r^{3}\Delta G_{\nu} + 4\pi r^{2}\sigma \tag{5}$$

where *r* is the radius of nucleation,  $\Delta G_{\nu}$  is the Gibbs free energy per volume of SnO obtained from the DFT calculations, and  $\sigma$  is the average surface energy for each configuration: 1) bare SnO and 2) SnO with Al<sub>2</sub>O<sub>3</sub> capping layer. As shown in Figure 4d, the energy barrier of SnO with Al<sub>2</sub>O<sub>3</sub> is much lower than that of bare SnO. This confirms that SnO with Al<sub>2</sub>O<sub>3</sub> easily forms its crystalline phase compared with its bare state. Consequently, the above two results regarding the chemical potential and nucleation Gibbs free energy show that Al<sub>2</sub>O<sub>3</sub> can offer significant help in alleviating the amorphous SnO, and this is consistent with our experimental data.

# 2.4. Transport Mechanism and Stability of an In Situ Stacked $Al_2O_3/SnO$ TFT

Based on the experimental and computational results, we found that the Al<sub>2</sub>O<sub>3</sub> capping layer, crystallinity, and electrical performance were interrelated. In this section, we confirmed the importance of in situ deposition process for defect-less SnO fabrication and evaluated TFT stability. Figure 5 exhibits and illustrates the differences in transfer characteristics at low-temperature analysis depending on ex situ and in situ processes exploited for the Al<sub>2</sub>O<sub>3</sub> capping layer. In Figure 5a, from 298 K (25 °C, room temperature) to 103 K, on-current levels are dramatically decreased and exhibit abnormal on-current saturation in ex situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFT. This could have resulted from channel resistance  $(R_{ch})$  or contact resistance  $(R_c)$ in SnO with ex situ deposited capping layer.<sup>[42]</sup> Based on the results of this analysis, we assumed that the high density of grain boundaries and internal defects from the deposition process led to a high R<sub>ch</sub> in ex situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFT. SnO<sub>2</sub> formation near the interface served as a scattering point as well. Because electronic scattering by those defects has greater sensitive dependency according to temperature, the ex situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO channel layer showed high temperature dependency. In addition, the in situ capped TFT did not show such temperature-dependent behavior (Figure 5b and Figure S1, Supporting Information). This could be a result of fewer grain boundaries and interface defects in the in situ stacked Al<sub>2</sub>O<sub>3</sub>/ SnO TFT. The off-current level of the two TFTs also differed by temperature, and this could be interpreted as follows. In crystalline SnO, oxygen vacancies (V<sub>O</sub>) and oxygen interstitials (O<sub>i</sub>) are the main defects that contribute to electron transport, and those defects are generated less often at low temperatures.<sup>[43]</sup> This indicates that electron density can be slowed at a low temperature, and the resulting off-current reportedly decreases at a temperature below 300 K.<sup>[44]</sup> However, compared with in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFT (10<sup>-13</sup> A), the minimum point of offcurrent in ex situ deposited TFT did not decrease (> $10^{-12}$  A), which indicates defect formation and a transport mechanism of electrons which differs by TFT. Thus, surface oxidation by air exposure and structural defects could explain this high off-current. Also, we could deduce the origin of high off-current level of SnO TFT compared to n-type TFTs as thermally

ADVANCED SCIENCE NEWS \_\_\_\_\_



Figure 6. a,b) Device stability evaluation: a) exposed to air ambient and b) measurement of negative bias stability of in situ stacked  $Al_2O_3$  and 7 nm SnO.

activated electrons from the decrease on off-current level in Figure 5b and Figure S1, Supporting Information. Figure 5c,d depicts a model of the expected carrier transport for ex situ and in situ stacked  $Al_2O_3/SnO$  TFT from the analysis data.

Device stability is another key factor for creation of practical TFT applications. Air stability, and negative bias stability (NBS) are evaluated in **Figure 6**. Against air exposure, transfer characteristics persisted for 6 months, particularly the *S*-value, and demonstrated about one order of off-current degradation (Figure 6a). For the case of NBS, in Figure 6b, we applied –20 V as gate voltage and measured transfer characteristics depending ADVANCED ELECTRONIC MATERIALS

on time. 3.52 V negative  $V_{\text{th}}$  shift occurred in the NBS test, although the *S*-value and  $\mu_{\text{FE}}$  were maintained. This indicates that, during device operation, charge trapping in the interface region would be the main reason and only few charge-induced trap states are generated. Also, we could reduce that this shift is dominantly influenced by trap states in interface region rather than bulk channel from the discussions on Figure 5. This instability would require more refinement in further study using gate insulator engineering or passivate interface trap states. However, the performance of in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFT suggests superior stability against air ambient as well as the reasonable bias stability. It would be very promising to integrate conventional electronic based on the SnO TFT with an in situ Al<sub>2</sub>O<sub>3</sub> capping layer due to low internal defect states.

#### 2.5. Monolithic All-ALD-Channels-CMOS Inverter Performance

Finally, we fabricated and evaluated an all-ALD-channels (AAC)-CMOS inverter, which is not reported before, using ALD IGZO (n-type) and in situ stacked Al<sub>2</sub>O<sub>3</sub>/SnO TFTs; the oxide-semiconductor-based channel layer, gate insulator, and capping layer were fabricated by ALD processes. Detailed fabrication process of the device is described in supporting information. For the n-channel layer, we adopted ALD-fabricated IGZO with ozone as a co-reactant. Transfer characteristics of the IGZO TFT are described in Figure S2a, Supporting Information ( $V_{\rm th}$  0.3 V,  $\mu_{\rm FE}$ 42.6 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, and *S*-value 0.11 V decade<sup>-1</sup>). Figure 7a provides an optical microscope image and diagram of the fabricated AAC-CMOS inverter. During the IGZO channel defining process, in situ deposited Al<sub>2</sub>O<sub>3</sub> acts as etch stop layer to avoid SnO film degradation from back etching processes.<sup>[45]</sup>

Figure 7b-e displays the device performances of the fabricated AAC-CMOS inverter. From the voltage transfer characteristics (VTCs) of the CMOS inverter at different supply voltages (V<sub>DD</sub>), CMOS exhibited prominent rail-to-rail inverter output characteristics (Figure 7b). The calculated voltage gain  $(-dV_{out}/$  $dV_{in}$ ) of the device is shown in Figure 7c and Figure S2b, Supporting Information, with the maximum voltage gain at 240 V/V. The inversion transition voltage extracted from output characteristics ( $V_{T}$ , input voltage at  $V_{in} = V_{out}$ ) shifted slightly to a positive direction with an increasing  $V_{DD}$  (Figure S2c, Supporting Information).<sup>[43]</sup> The noise margin high (NM<sub>H</sub>) and low (NM<sub>L</sub>) were calculated by  $V_{\rm OH} - V_{\rm IH}$  and  $V_{\rm IL} - V_{\rm OL}$  ( $V_{\rm OH}$  and  $V_{\rm IL}$ were defined as 0;  $V_{\rm DD}$  voltage and  $V_{\rm IH}$  and  $V_{\rm IL}$  were the high and low voltage points, where the gain is 1 V/V), respectively. The calculated noise margin (%)  $((NM_{H} + NM_{I})/V_{DD})$  was relatively high at 89.3% (Figure 7d). The input and output pulses at a 100 Hz operating frequency (Figure 7e) indicated successful inverter operation.<sup>[19]</sup> The propagation delay time ( $t_{\rm P}$ , calculated by  $[t_{PLS} + t_{PHL}]/2$ ), of the inverter was 377 µs (The propagation delay times from low to high  $(t_{PLH})$  and high to low  $(t_{PHI})$  were 657 and 97 µs, respectively). From these results, we successfully identified a fabricated CMOS inverter with high performance despite degraded p-type performances of SnO TFT (V<sub>th</sub> 5.0 V,  $\mu_{\rm FE}$  0.28 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, and S-value 1.07 V decade<sup>-1</sup>), and large differences exist with IGZO TFT (Figure S2a, Supporting Information). This degraded electrical performances of p-type SnO may have resulted from post processes such as oxidation www.advancedsciencenews.com





**Figure 7.** a) Schematics and an optical image of a CMOS inverter, b) output voltage, and c) gain of the CMOS inverter as a function of input voltage  $(V_{in})$  at different supply voltages (VDD), d) linear dependence of the total noise margin as a function of VDD, e) input and output voltage waveform (100 Hz), and f) gain comparison of CMOS using an oxide semiconductor as active layers in TFTs which references are listed in Table S3, Supporting Information.

by ozone reactants during the ALD IGZO process and/or UV– ozone post-annealing processes, which need to be optimized and improved in a future study.

A comparison of the device performances of the reported oxide-channel-based CMOS inverters (Figure 7f and Table S3, Supporting Information) colored by deposition method for channel layers indicates that this study achieves a state-of-the art gain and noise margin especially in terms of the fabrication process. Although other deposition methods such as PVD and liquid-based methods can produce superior performance, they have weakness from the perspective of mass production and reproducibility. Also, conventional processes exhibited poor step coverage with limited uniformity and conformality and suffered from inferior thickness controllability at the nanometer scale. In this study, both p-type and n-type channels and other oxide parts were fabricated using ALD. Furthermore, this work can be applied to the highly integrated circuits and the scaling down of 3D-structured devices such as vertical, fin-, GAA-, and CAA-structured FETs due to the precise controllability of film thickness and excellent uniformity possible in ALD. Although an optimization process would be needed for higher performance, this could be a milestone for production of ALD-based p-type TFTs and CMOS devices.

## 3. Conclusion

High-quality, *c*-axis aligned SnO film can be fabricated by deposition of an in situ Al2O3 capping layer on a film. For 7 nm SnO with an in situ Al<sub>2</sub>O<sub>3</sub> capping layer, a low subthreshold swing (0.15 V decade<sup>-1</sup>), high  $I_{on/off}$  (6.54 × 10<sup>5</sup>), low threshold voltage (0.06 V), and adequate field-effect mobility (1.14 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>)

is possible. Based on XPS, GIXRD, GIWAXS, and TEM analysis, we were able to determine that electrical performances are highly affected by SnO crystallinity, and in situ capped Al<sub>2</sub>O<sub>3</sub> TFTs exhibit c-axis-aligned SnO films to lower the range of SnO thickness (7 nm). Computational results support crystallization mechanisms. The chemical potential and nucleation Gibbs free energy indicate that an Al<sub>2</sub>O<sub>3</sub> layer provides a new thermodynamic equilibrium state for SnO and leads to formation of a crystalline structure. From low-temperature analysis and stability tests, we were able to determine that SnO films with Al<sub>2</sub>O<sub>3</sub> as an in situ capping layer have exceptionally low internal defect sites. Finally, AAC-CMOS device fabricated by in situ Al<sub>2</sub>O<sub>3</sub>/SnO with IGZO exhibited a maximum voltage gain of 240 V V<sup>-1</sup> with a noise margin of 89.3%. This device was fabricated by ALD, except for the electrodes, providing information to researchers exploring future possibilities for highly integrated and 3D-structured transistors.

## 4. Experimental Section

Film and TFT Fabrication Methods: SnO was deposited by ALD in a circular, lateral-gas-flow-type thermal reactor (Lucida D-100, NCD). Chamber pressure was held at 300 mTorr by 50 sccm of nitrogen purge gas (N<sub>2</sub>, 99.999%). N,N'-tert-Butyl-1,1-dimethylethyldiamine stannylene (II) and deionized water (DI) were used as precursor and reactant, respectively. Sn precursor was heated to a temperature of 40 °C and DI was cooled to 20 °C by a cooling system. Detailed deposition information is described in the previous studies.<sup>[25,46]</sup>

SnO TFT has a coplanar structure fabricated on a  $p^{++}\text{-doped}$  silicon wafer, which acts as a gate electrode. The gate insulator layer was composed of 100 nm of  $Al_2O_3$  deposited by ALD using trimethylaluminum (TMA) as a precursor at 200 °C. An indium tin oxide (ITO) source/drain electrode was deposited by sputtering and patterned

by lithography and wet etching processes. After electrode patterning, the SnO was deposited as an active layer. For the capping layer, 10 nm of Al<sub>2</sub>O<sub>3</sub> was deposited without breaking a vacuum state by ALD. The TFTs have active dimensions of 40  $\mu m$  in width (*W*) and 20  $\mu m$  in length (*L*). Post-annealing process was conducted under a N<sub>2</sub> atmosphere for 1 h at 300 °C. The electrical performance of each TFT was measured by a Keithley 4200 semiconductor parameter analyzer.

ADVANCED SCIENCE NEWS \_\_\_\_\_

Analysis Methods: Film properties and morphologies were measured with various analytical tools. Film thickness was measured by spectroscopic ellipsometry (UV-FMS, Ellipso Technology). Chemical binding states of Sn metal were investigated by X-ray photoelectron spectroscopy (XPS; K-alpha<sup>+</sup>, Thermo Fisher Scientific Co). Film crystallinity and orientations were analyzed by grazing-incidence X-ray diffraction (GIXRD; Rigaku Model Smartlab, Rigaku Corporation) using the 2 $\theta$ -method and a 1° as incidence angle and grazing-incidence wideangle X-ray scattering (GIWAXS, 3C beamline in Pohang Accelerator Laboratory). From GIWAXS spectra, interplanar distances (*d*) were interpreted using a scattering vector (*q*) (Equation (6)).<sup>[47]</sup>

$$d = \frac{2\pi}{q} \tag{6}$$

To identify the cross-sectional film morphology, crystal structure, and elemental distribution, transmittance electron microscopy (TEM; JEM-2000EXII, JEOL) and energy dispersive spectrometry (EDS) were employed. Cross-sectional TEM specimens were prepared from fabricated TFTs using a focused ion beam (FIB; Nova 200, FEI) etching system.

*Computational Methods*: All DFT calculations were performed using the Vienna Ab initio Simulation Package (VASP).<sup>[48,49]</sup> For crystalline SnO, a DFT calculation with a van der Waals (vdW) correction was used in VASP because crystalline SnO is a well-known layered structure. A projector-augmented wave potential was applied with the generalized gradient approximation within the Perdew–Burke–Ernzerhof framework to describe the exchange-correlation energy of valence electrons.<sup>[49]</sup> The 3s and 3p states of Al; the 4d, 5s, and 5p states of Sn; and 2s and 2p states of O were considered as valence states. The electronic wave functions were expanded in plane waves with a cutoff energy of 520 eV to minimize Pulay stress during structural optimization, which was truncated when the Hellmann–Feynman forces reached the threshold value of 0.001 eV Å<sup>-1</sup>. The Brillouin zone was sampled using a 100 k-points density per 1 Å<sup>3</sup> in the reciprocal cell.

The chemical potential was calculated based on the ideal gas assumption as follows:

$$\mu_{i}(T,p) = \mu_{i}^{0} + \Delta \mu_{i} = \mu_{i}^{0} + k_{B}T \ln\left(\frac{p_{i}}{p_{i}^{0}}\right)$$
(7)

where  $\mu_i^0$  is the internal energy of *i* in standard conditions that can be extracted from the DFT calculations. The latter term represents the activity, in which  $k_B$  is the Boltzmann constant, *T* is temperature, *p* is pressure, and  $p^0$  is the pressure in the standard state. The temperature and pressure were obtained from experimental parameters described in the previous experimental reports.<sup>[25,46]</sup>

Amorphous structures were generated with constrained random packing of N atoms of the given material in a cubic box using the Packmol package.<sup>[50]</sup> Nitrogen was chosen as the 100% that can represent the composition exactly. Starting with this configuration, ab initio molecular dynamics (AIMD) simulations from 1500 to 3000 K were performed, which was above the melting point of each material, to rapidly determine the equilibrium state. These generated structures were quenched to 0 K to obtain the total energies after AIMD simulation.

## **Supporting Information**

Supporting Information is available from the Wiley Online Library or from the author.

# Acknowledgements

H.-M.K. and S.-H.C. contributed equally to this work. This research was supported by the National Research Foundation of Korea (NRF) funded by the Ministry of Science and ICT (NRF-2020M3H4A3081867). This research used data obtained from XPS and XRD devices installed at Hanyang Linc+Analytical Equipment Center (Seoul). The simulation was supported by the resource of National Supercomputing Center (KSC-2021-RND-0042).

## **Conflict of Interest**

The authors declare no conflict of interest.

## **Data Availability Statement**

The data that support the findings of this study are available from the corresponding author upon reasonable request.

## **Keywords**

atomic layer deposition, complementary metal–oxide–semiconductor, p-type oxide semiconductor, thin-film transistor, tin monoxide

Received: November 3, 2022 Revised: December 18, 2022 Published online:

- K. Nomura, H. Ohta, A. Takagi, T. Kamiya, M. Hirano, H. Hosono, *Nature* 2004, 432, 488.
- [2] Y. C. Huang, M. H. Chiang, S. J. Wang, J. G. Fossum, IEEE J. Electron Devices Soc. 2018, 5, 164.
- [3] M. Bohr, I. A. Young, IEEE Micro 2017, 37, 20.
- [4] X. Duan, K. Huang, J. Feng, J. Niu, H. Qin, S. Yin, G. Jiao, D. Leonelli, X. Zhao, Z. Wang, W. Jing, Z. Wang, Y. Wu, J. Xu, Q. Chen, X. Chuai, C. Lu, W. Wang, G. Yang, D. Geng, L. Li, M. Liu, *IEEE Trans. Electron Devices* **2022**, *69*, 2196.
- [5] Y. H. Jang, S. C. Choi, B. Kim, J. U. Bae, K. Park, ECS Trans. 2015, 67, 61.
- [6] K. Nomura, J. Inf. Disp. 2021, 22, 211.
- [7] J. Sheng, H. J. Jeong, K. L. Han, T. H. Hong, J. S. Park, J. Inf. Disp. 2017, 18, 159.
- [8] H. H. Radamson, X. He, Q. Zhang, J. Liu, H. Cui, J. Xiang, Z. Kong,
   W. Xiong, J. Li, J. Gao, H. Yang, S. Gu, X. Zhao, Y. Du, J. Yu,
   G. M. o. C. Wang, *Micromachines* 2019, 10, 293.
- [9] Z. W. Shang, H. H. Hsu, Z. W. Zheng, C. H. Cheng, Nanotechnol Rev 2019, 8, 422.
- [10] P. K. Nayak, J. A. Caraveo-Frescas, Z. Wang, M. N. Hedhili, Q. X. Wang, H. N. Alshareef, *Sci. Rep.* 2014, *4*, 4672.
- [11] Z. Wang, P. K. Nayak, J. A. Caraveo-Frescas, H. N. Alshareef, Adv. Mater. 2016, 28, 3831.
- [12] Y. Ogo, H. Hiramatsu, K. Nomura, H. Yanagi, T. Kamiya, M. Kimura, M. Hirano, H. Hosono, Phys. Status Solidi A 2009, 206, 2187.
- [13] Y. Ogo, H. Hiramatsu, K. Nomura, H. Yanagi, T. Kamiya, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2008**, *93*, 032113.
- [14] S. J. Han, S. Kim, J. Ahn, J. K. Jeong, H. Yang, H. J. Kim, RSC Adv. 2016, 6, 71757.
- [15] H. Luo, L. Y. Liang, H. T. Cao, Z. M. Liu, F. Zhuge, ACS Appl. Mater. Interfaces 2012, 4, 5673.
- [16] H. Yabuta, N. Kaji, R. Hayashi, H. Kumomi, K. Nomura, T. Kamiya, M. Hirano, H. Hosono, *Appl. Phys. Lett.* **2010**, *97*, 072111.

articles are governed by the applicable Creative Commons License

2199160x, 0, Downloaded from https://onlinelibrary.wiley.com/doi/10.1002/aelm.202201202 by Hanyang University Library, Wiley Online Library on [66042023]. See the Terms and Conditions (https://onlinelibrary.wiley.com/terms-and-conditions) on Wiley Online Library for uses of use; OA

#### **ADVANCED** SCIENCE NEWS

www.advancedsciencenews.com

- [17] E. Fortunato, R. Barros, P. Barquinha, V. Figueiredo, S. H. K. Park, C. S. Hwang, R. Martins, *Appl. Phys. Lett.* **2010**, *97*, 052105.
- [18] J. A. Caraveo-Frescas, P. K. Nayak, H. A. Al-Jawhari, D. B. Granato, U. Schwingenschlögl, H. N. Alshareef, ACS Nano 2013, 7, 5160.
- [19] C.-H. Huang, Y. Tang, T.-Y. Yang, Y.-L. Chueh, K. Nomura, ACS Appl. Mater. Interfaces 2021, 13, 52783.
- [20] J. H. Han, Y. J. Chung, B. K. Park, S. K. Kim, H. S. Kim, C. G. Kim, T. M. Chung, Chem. Mater. 2014, 26, 6088.
- [21] S. H. Kim, I. H. Baek, D. H. Kim, J. J. Pyeon, T. M. Chung, S. H. Baek, J. S. Kim, J. H. Han, S. K. Kim, J. Mater. Chem. 2017, 5, 3139.
- [22] H. Y. Kim, J. H. Nam, S. M. George, J. S. Park, B. K. Park, G. H. Kim, D. J. Jeon, T. M. Chung, J. H. Han, *Ceram. Int.* **2019**, *45*, 5124.
- [23] M. G. Chae, S. H. Han, B. K. Park, T. M. Chung, J. H. Han, Appl. Surf. Sci. 2021, 547, 148758.
- [24] C. Y. Jeong, D. Lee, Y. J. Han, Y. J. Choi, H. I. Kwon, Semicond. Sci. Technol. 2015, 30, 085004.
- [25] H. M. Kim, S. H. Choi, H. J. Jeong, J. H. Lee, J. Kim, J. S. Park, ACS Appl. Mater. Interfaces 2021, 13, 30818.
- [26] K. Nomura, SID Symp. Dig. Tech. Pap. 2021, 52, 85.
- [27] Y. J. Han, Y. J. Choi, I. T. Cho, S. H. Jin, J. H. Lee, H. I. Kwon, IEEE Electron Device Lett. 2014, 35, 1260.
- [28] S. Y. Ahn, S. C. Jang, A. Song, K. B. Chung, Y. J. Kim, H. S. Kim, *Mater. Today Commun.* 2021, 26, 101747.
- [29] Y. S. Kim, W. B. Lee, H. J. Oh, T. H. Hong, J. S. Park, Adv. Mater. Interfaces 2022, 9, 2200501.
- [30] H. J. Jeong, W. B. Lee, J. Sheng, J. H. Lim, J. S. Park, J. Mater. Chem. C 2022, 10, 7831.
- [31] S. G. Jeong, H. J. Jeong, J. S. Park, IEEE Trans. Electron Devices 2021, 68, 1670.
- [32] K. Nomura, T. Kamiya, H. Hosono, Adv. Mater. 2011, 23, 3431.



www.advelectronicmat.de

- [33] Y. Jang, I. W. Yeu, J. S. Kim, J. H. Han, J. H. Choi, C. S. Hwang, Adv. Electron. Mater. 2019, 5, 1900371.
- [34] T. J. Yen, A. Chin, V. Gritsenko, Nanomaterials **2021**, *11*, 92.
- [35] S. M. Hsu, C. E. Yang, M. H. Lu, Y. T. Lin, H. W. Yen, IEEE Electron Device Lett. 2022, 43, 228.
- [36] R. Kadiyam, S. Dudekula, D. Kannadassan, in 2022 IEEE Delhi Section Conference (DELCON), IEEE, Piscataway, New Delhi, India 2022, pp. 1–6, https://doi.org/10.1109/DELCON54057.2022.9753322.
- [37] M. J. Kim, H. J. Jeong, J. Sheng, W. H. Choi, W. Jeon, J. S. Park, *Ceram. Int.* 2019, 45, 19166.
- [38] P. Sarker, D. Prasher, N. Gaillard, M. N. Huda, J. Appl. Phys. 2013, 114, 133508.
- [39] S. Jaśkaniec, S. R. Kavanagh, J. Coelho, S. Ryan, C. Hobbs, A. Walsh, D. O. Scanlon, V. Nicolosi, npj 2D Mater. Appl. 2021, 5, 27.
- [40] G. D. Barmparis, Z. Lodziana, N. Lopez, I. N. Remediakis, *Beilstein J. Nanotechnol.* 2015, 6, 361.
- [41] J. Rahm, P. Erhart, J. Open Source Software 2020, 5, 1944.
- [42] J. Kim, Y. S. Shiah, K. Sim, S. Iimura, K. Abe, M. Tsuji, M. Sasase, H. Hosono, Adv. Sci. 2022, 9, 2104993.
- [43] A. Togo, F. Oba, I. Tanaka, K. Tatsumi, Phys. Rev. B: Condens. Matter Mater. Phys. 2006, 74, 195128.
- [44] J. Zhang, X. Kong, J. Yang, Y. Li, J. Wilson, J. Liu, Q. Xin, Q. Wang, A. Song, Appl. Phys. Lett. 2016, 108, 263503.
- [45] X. Li, E. Xin, L. Chen, J. Shi, J. Zhang, AIP Adv. 2013, 3, 032137.
- [46] J. H. Lee, M. Yoo, D. Kang, H. M. Lee, W. H. Choi, J. W. Park, Y. Yi, H. Y. Kim, J. S. Park, ACS Appl. Mater. Interfaces 2018, 10, 33335.
- [47] N. Widjonarko, Coatings 2016, 6, 54.
- [48] G. Kresse, J. Furthmiiller, Comput. Mater. Sci. 1996, 6, 15.
- [49] G. Kresse, J. Furthmü, Phys. Rev. B 1996, 54, 11169.
- [50] L. Martinez, R. Andrade, E. G. Birgin, J. M. Martínez, J. Comput. Chem. 2009, 30, 2157.