Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Effects of the Grain Boundary and Interface Traps on the Electrical Characteristics of 3D NAND Flash Memory Devices

Authors
Lee, Jun GyuKim, Tae Whan
Issue Date
Mar-2018
Publisher
AMER SCIENTIFIC PUBLISHERS
Keywords
3D NAND Flash Memory; Grain Boundary; Interface Trap; Threshold Voltage
Citation
JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, v.18, no.3, pp.1944 - 1947
Indexed
SCIE
Journal Title
JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY
Volume
18
Number
3
Start Page
1944
End Page
1947
URI
https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/17724
DOI
10.1166/jnn.2018.15000
ISSN
1533-4880
Abstract
Three-dimensional (3D) NAND flash memory devices having a poly-silicon channel with grain boundaries, the cylindrical macaroni channel being outside the inter-oxide filler layer and inside the tunneling oxide layer, were evaluated. The effects of the grain size, grain boundary trap density, and interface trap density at the interfaces between the channel and the oxide layers on the electrical characteristics of 3D NAND flash memory devices were investigated. The electron density of the channel was changed depending on the grain boundary trap density and the position of the grain boundary trap in the channel. The grain boundary traps increased the potential barrier and decreased the electron density of the channel. The threshold voltage increased with increasing grain boundary trap density and interface trap density.
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE