Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Design of unique Four-Bit/Cell polycrystalline silicon-oxide-silicon nitride-oxide-silicon devices utilizing vertical channel of silicon pillar

Full metadata record
DC Field Value Language
dc.contributor.authorMun, Kyung Sik-
dc.contributor.authorKim, Jae Ho-
dc.contributor.authorKim, Tae Whan-
dc.contributor.authorDal Kwack, Kae-
dc.date.accessioned2022-12-21T05:29:26Z-
dc.date.available2022-12-21T05:29:26Z-
dc.date.created2022-08-26-
dc.date.issued2007-11-
dc.identifier.issn0021-4922-
dc.identifier.urihttps://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/179384-
dc.description.abstractUnique four-bit/cell polycrystalline silicon-oxide-silicon nitride-oxide-silicon (SONOS) devices with separated ONOs utilizing the vertical channel of a silicon pillar, denoted as silicon pillar vertical-channel SONOS (SPVC-SONOS) devices, were designed to increase memory density. A narrow charge distribution and improved data retention were achieved owing to the separation of the storage nitride layers. An analytical model of the transient characteristics for investigating the effects of the dielectric composition and the erase speed, which was dependent on the erase voltage, was developed. Floating nodes acting as a trap site were added in the nitride layer to simulate the program characteristics using the conventional device simulator MEDICI. The channel hot-electron-injection program, Fowler-Nordheim tunneling erase, and reverse mode read characteristics were estimated to verify the operation of the novel four-bit/cell SPVC-SONOS devices. The proposed unique four-bit/cell SPVC-SONOS devices can be used to increase memory density.-
dc.language영어-
dc.language.isoen-
dc.publisherJAPAN SOC APPLIED PHYSICS-
dc.titleDesign of unique Four-Bit/Cell polycrystalline silicon-oxide-silicon nitride-oxide-silicon devices utilizing vertical channel of silicon pillar-
dc.typeArticle-
dc.contributor.affiliatedAuthorKim, Tae Whan-
dc.identifier.doi10.1143/JJAP.46.7237-
dc.identifier.scopusid2-s2.0-35948990093-
dc.identifier.wosid000251220000012-
dc.identifier.bibliographicCitationJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, v.46, no.11, pp.7237 - 7240-
dc.relation.isPartOfJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS-
dc.citation.titleJAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS-
dc.citation.volume46-
dc.citation.number11-
dc.citation.startPage7237-
dc.citation.endPage7240-
dc.type.rimsART-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaPhysics-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.subject.keywordPlusNONVOLATILE MEMORY DEVICES-
dc.subject.keywordPlusSONOS MEMORY-
dc.subject.keywordPlusINVERTED SIDEWALL-
dc.subject.keywordPlusFLASH MEMORIES-
dc.subject.keywordPlusMETAL GATE-
dc.subject.keywordPlusCELL-
dc.subject.keywordPlusRETENTION-
dc.subject.keywordAuthorSONOS-
dc.subject.keywordAuthorONO-
dc.subject.keywordAuthorNAND flash memory-
dc.subject.keywordAuthorprogram disturbance-
dc.subject.keywordAuthorpass disturbance-
dc.subject.keywordAuthorself-boosting program-inhibiting scheme-
dc.subject.keywordAuthorprogram-inhibited cell-
dc.identifier.urlhttps://iopscience.iop.org/article/10.1143/JJAP.46.7237-
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE