Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Enhancement of Electrical Characteristics Using a Nanoscale Inserted Gate Structure in FinFET

Full metadata record
DC Field Value Language
dc.contributor.authorAhn, Joonsung-
dc.contributor.authorYoo, Keon-Ho-
dc.contributor.authorKim, Tae Whan-
dc.date.accessioned2021-08-02T14:29:12Z-
dc.date.available2021-08-02T14:29:12Z-
dc.date.created2021-05-12-
dc.date.issued2017-10-
dc.identifier.issn1533-4880-
dc.identifier.urihttps://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/18743-
dc.description.abstractVariations in the electrical characteristics resulting from the inserted gate structure in the FinFET were investigated by using a technology computer-aided design tool, Sentaurus To solve the inherent problems of the conventional FinFET, a nanoscale gate structure was inserted into the bottom of the FinFET gate. The electrical characteristics of FinFET with the inserted gate structure were significantly affected by the changing depth and thickness of the inserted gate structure. The on-current level and the subthreshold swing of the FinFET with the inserted gate structure were improved in comparison with those of the conventional FinFET due to the shifted maximum current density region in the fin. The electric field of the proposed FinFET was decreased due to the inserted gate structure in comparison with that of the conventional FinFET. This reduction resulted in an increase in the electric density and mobility of the fin for the FinFET with the inserted gate structure. The channel forming region was spread over the entire area by optimizing the depth and thickness of the inserted gate structure. The electrical characteristics of the FinFET containing the inserted gate structure with a depth of 1 nm and a thickness of 2 nm were significantly enhanced in comparison with those of the conventional FinFET.-
dc.language영어-
dc.language.isoen-
dc.publisherAMER SCIENTIFIC PUBLISHERS-
dc.titleEnhancement of Electrical Characteristics Using a Nanoscale Inserted Gate Structure in FinFET-
dc.typeArticle-
dc.contributor.affiliatedAuthorKim, Tae Whan-
dc.identifier.doi10.1166/jnn.2017.14754-
dc.identifier.scopusid2-s2.0-85025804396-
dc.identifier.wosid000410615300029-
dc.identifier.bibliographicCitationJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, v.17, no.10, pp.7223 - 7226-
dc.relation.isPartOfJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY-
dc.citation.titleJOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY-
dc.citation.volume17-
dc.citation.number10-
dc.citation.startPage7223-
dc.citation.endPage7226-
dc.type.rimsART-
dc.type.docTypeArticle-
dc.description.journalClass1-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaChemistry-
dc.relation.journalResearchAreaScience & Technology - Other Topics-
dc.relation.journalResearchAreaMaterials Science-
dc.relation.journalResearchAreaPhysics-
dc.relation.journalWebOfScienceCategoryChemistry, Multidisciplinary-
dc.relation.journalWebOfScienceCategoryNanoscience & Nanotechnology-
dc.relation.journalWebOfScienceCategoryMaterials Science, Multidisciplinary-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.relation.journalWebOfScienceCategoryPhysics, Condensed Matter-
dc.subject.keywordPlusPROGRAM DISTURB-
dc.subject.keywordPlusMEMORY-
dc.subject.keywordPlusIMPROVEMENT-
dc.subject.keywordPlusTRANSISTOR-
dc.subject.keywordAuthorFinFET-
dc.subject.keywordAuthorInserted Fin-
dc.subject.keywordAuthorScaling-Down-
dc.subject.keywordAuthorMulti-Orientation Mobility Model-
dc.subject.keywordAuthor10 nm-
dc.identifier.urlhttps://www.ingentaconnect.com/content/asp/jnn/2017/00000017/00000010/art00029-
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE