A 10-bit dual-plate sampling DAC with capacitor reuse on-chip reference voltage generator
- Authors
- Gaddam, Ravi Shankar; Lee, Kye-Shin; Kwon, Chun Ki
- Issue Date
- Jun-2013
- Publisher
- Mackintosh Publications
- Keywords
- Capacitive DAC; Capacitor reuse; Dual-plate sampling; Offset cancellation; Reference voltage generator
- Citation
- Microelectronics, v.44, no.6, pp 511 - 518
- Pages
- 8
- Journal Title
- Microelectronics
- Volume
- 44
- Number
- 6
- Start Page
- 511
- End Page
- 518
- URI
- https://scholarworks.bwise.kr/sch/handle/2021.sw.sch/13650
- DOI
- 10.1016/j.mejo.2013.03.004
- ISSN
- 0026-2692
1879-2391
- Abstract
- In this work, a 10-bit dual-plate sampling capacitive DAC with a capacitor reuse on-chip reference voltage generator is proposed. Instead of using the conventional two element switched-capacitor circuit that consists of the charge sampling and summing capacitors, the proposed dual-plate sampling scheme performs the identical operation using a single capacitor. As a result, the capacitor area can be significantly reduced compared to conventional capacitive DACs. Furthermore, the capacitor reuse reference voltage generator does not add much area and power overhead, and the reference amplifier offset cancellation alleviates the reference matching requirements. The proposed DAC is implemented using the CMOS 035 gm technology with core size of 0.11 mm(2) and power consumption of 0.8 mW for conversion rate of 1.75 MS/s. The maximum INL and DNL showed 0.89 LSB and 0.47 LSB, respectively. (C) 2013 Elsevier Ltd. All rights reserved.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Medical Sciences > Department of Medical IT Engineering > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.