Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Selective code transformation for dual instruction set processors

Full metadata record
DC Field Value Language
dc.contributor.authorLee, Sheayun-
dc.contributor.authorLee, Jaejin-
dc.contributor.authorMin, Sang Lyul-
dc.contributor.authorPark, Chang Yun-
dc.date.accessioned2022-01-11T05:43:08Z-
dc.date.available2022-01-11T05:43:08Z-
dc.date.issued2007-05-
dc.identifier.issn1539-9087-
dc.identifier.issn1558-3465-
dc.identifier.urihttps://scholarworks.bwise.kr/cau/handle/2019.sw.cau/53284-
dc.description.abstractEmbedded systems are often constrained in terms of both code size and execution time, because of a limited amount of available memory and real-time nature of applications. A dual instruction set processor, which supports a reduced instruction set (16 bits/instruction), in addition to a full instruction set (32 bits/instruction), allows an opportunity for a tradeoff between these two design criteria. Specifically, while the reduced instruction set can be used to reduce code size by providing smaller instructions, a program compiled into the reduced instruction set typically runs slower than the same program compiled into the full instruction set. Motivated by this observation, we propose a code generation technique that exploits this tradeoff relationship by selectively using the two instruction sets for different sections in the program. The proposed technique, called selective code transformation, not only provides a mechanism to enable a flexible tradeoff between a program's code size and its execution time, but also facilitates program optimization toward enhancing its worst case performance. The results from our experiments show that our proposed technique can be effectively used to fine-tune an application program on a spectrum of code size and execution performance, which, in turn, enables a system-wide optimization on memory space and execution speed involving multiple applications.-
dc.language영어-
dc.language.isoENG-
dc.publisherASSOC COMPUTING MACHINERY-
dc.titleSelective code transformation for dual instruction set processors-
dc.typeArticle-
dc.identifier.doi10.1145/1234675.1234677-
dc.identifier.bibliographicCitationACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, v.6, no.2, pp 10-
dc.description.isOpenAccessN-
dc.identifier.wosid000256880400002-
dc.identifier.scopusid2-s2.0-77953991073-
dc.citation.number2-
dc.citation.startPage10-
dc.citation.titleACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS-
dc.citation.volume6-
dc.type.docTypeArticle; Proceedings Paper-
dc.publisher.location미국-
dc.subject.keywordAuthordual instruction set processors-
dc.subject.keywordAuthormixed-width instruction set architecture-
dc.subject.keywordAuthorreduced bid-width instruction set architecture-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalWebOfScienceCategoryComputer Science, Hardware & Architecture-
dc.relation.journalWebOfScienceCategoryComputer Science, Software Engineering-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Software > School of Computer Science and Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Park, Chang Yun photo

Park, Chang Yun
소프트웨어대학 (소프트웨어학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE