TEI-power: Temperature Effect Inversion-Aware Dynamic Thermal Management
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lee, Woojoo | - |
dc.contributor.author | Han, Kyuseung | - |
dc.contributor.author | Wang, Yanzhi | - |
dc.contributor.author | Cui, Tiansong | - |
dc.contributor.author | Nazarian, Shahin | - |
dc.contributor.author | Pedram, Massoud | - |
dc.date.accessioned | 2024-01-09T04:34:15Z | - |
dc.date.available | 2024-01-09T04:34:15Z | - |
dc.date.issued | 2017-05 | - |
dc.identifier.issn | 1084-4309 | - |
dc.identifier.issn | 1557-7309 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/cau/handle/2019.sw.cau/69911 | - |
dc.description.abstract | FinFETs have emerged as a promising replacement for planar CMOS devices in sub-20nm technology nodes. However, based on the temperature effect inversion (TEI) phenomenon observed in FinFET devices, the delay characteristics of FinFET circuits in sub-, near-, and superthreshold voltage regimes may be fundamentally different from those of CMOS circuits with nominal voltage operation. For example, FinFET circuits may run faster in higher temperatures. Therefore, the existing CMOS-based and TEI-unaware dynamic power and thermal management techniques would not be applicable. In this article, we present TEI-power, a dynamic voltage and frequency scaling-based dynamic thermal management technique that considers the TEI phenomenon and also the superlinear dependencies of power consumption components on the temperature and outlines a real-time trade-off between delay and power consumption as a function of the chip temperature to provide significant energy savings, with no performance penalty-namely, up to 42% energy savings for small circuits where the logic cell delay is dominant and up to 36% energy savings for larger circuits where the interconnect delay is considerable. | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | ASSOC COMPUTING MACHINERY | - |
dc.title | TEI-power: Temperature Effect Inversion-Aware Dynamic Thermal Management | - |
dc.type | Article | - |
dc.identifier.doi | 10.1145/3019941 | - |
dc.identifier.bibliographicCitation | ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, v.22, no.3 | - |
dc.description.isOpenAccess | N | - |
dc.identifier.wosid | 000405207200012 | - |
dc.identifier.scopusid | 2-s2.0-85018857254 | - |
dc.citation.number | 3 | - |
dc.citation.title | ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS | - |
dc.citation.volume | 22 | - |
dc.type.docType | Article | - |
dc.publisher.location | 미국 | - |
dc.subject.keywordAuthor | Ultralow power design | - |
dc.subject.keywordAuthor | ultralow voltage | - |
dc.subject.keywordAuthor | near-threshold voltage | - |
dc.subject.keywordAuthor | temperature effect inversion | - |
dc.subject.keywordAuthor | interconnect delay | - |
dc.subject.keywordAuthor | FinFET | - |
dc.subject.keywordPlus | VOLTAGE | - |
dc.subject.keywordPlus | DELAY | - |
dc.subject.keywordPlus | DEPENDENCE | - |
dc.subject.keywordPlus | SUBSTRATE | - |
dc.subject.keywordPlus | CIRCUITS | - |
dc.relation.journalResearchArea | Computer Science | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Hardware & Architecture | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Software Engineering | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
84, Heukseok-ro, Dongjak-gu, Seoul, Republic of Korea (06974)02-820-6194
COPYRIGHT 2019 Chung-Ang University All Rights Reserved.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.