Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

TEI-power: Temperature Effect Inversion-Aware Dynamic Thermal Management

Full metadata record
DC Field Value Language
dc.contributor.authorLee, Woojoo-
dc.contributor.authorHan, Kyuseung-
dc.contributor.authorWang, Yanzhi-
dc.contributor.authorCui, Tiansong-
dc.contributor.authorNazarian, Shahin-
dc.contributor.authorPedram, Massoud-
dc.date.accessioned2024-01-09T04:34:15Z-
dc.date.available2024-01-09T04:34:15Z-
dc.date.issued2017-05-
dc.identifier.issn1084-4309-
dc.identifier.issn1557-7309-
dc.identifier.urihttps://scholarworks.bwise.kr/cau/handle/2019.sw.cau/69911-
dc.description.abstractFinFETs have emerged as a promising replacement for planar CMOS devices in sub-20nm technology nodes. However, based on the temperature effect inversion (TEI) phenomenon observed in FinFET devices, the delay characteristics of FinFET circuits in sub-, near-, and superthreshold voltage regimes may be fundamentally different from those of CMOS circuits with nominal voltage operation. For example, FinFET circuits may run faster in higher temperatures. Therefore, the existing CMOS-based and TEI-unaware dynamic power and thermal management techniques would not be applicable. In this article, we present TEI-power, a dynamic voltage and frequency scaling-based dynamic thermal management technique that considers the TEI phenomenon and also the superlinear dependencies of power consumption components on the temperature and outlines a real-time trade-off between delay and power consumption as a function of the chip temperature to provide significant energy savings, with no performance penalty-namely, up to 42% energy savings for small circuits where the logic cell delay is dominant and up to 36% energy savings for larger circuits where the interconnect delay is considerable.-
dc.language영어-
dc.language.isoENG-
dc.publisherASSOC COMPUTING MACHINERY-
dc.titleTEI-power: Temperature Effect Inversion-Aware Dynamic Thermal Management-
dc.typeArticle-
dc.identifier.doi10.1145/3019941-
dc.identifier.bibliographicCitationACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, v.22, no.3-
dc.description.isOpenAccessN-
dc.identifier.wosid000405207200012-
dc.identifier.scopusid2-s2.0-85018857254-
dc.citation.number3-
dc.citation.titleACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS-
dc.citation.volume22-
dc.type.docTypeArticle-
dc.publisher.location미국-
dc.subject.keywordAuthorUltralow power design-
dc.subject.keywordAuthorultralow voltage-
dc.subject.keywordAuthornear-threshold voltage-
dc.subject.keywordAuthortemperature effect inversion-
dc.subject.keywordAuthorinterconnect delay-
dc.subject.keywordAuthorFinFET-
dc.subject.keywordPlusVOLTAGE-
dc.subject.keywordPlusDELAY-
dc.subject.keywordPlusDEPENDENCE-
dc.subject.keywordPlusSUBSTRATE-
dc.subject.keywordPlusCIRCUITS-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalWebOfScienceCategoryComputer Science, Hardware & Architecture-
dc.relation.journalWebOfScienceCategoryComputer Science, Software Engineering-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of ICT Engineering > School of Electrical and Electronics Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Lee, Woo Joo photo

Lee, Woo Joo
창의ICT공과대학 (전자전기공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE