Symmetric and Asymmetric Configuration of Parallel-Switched d-Type Multilevel Inverter
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Zaid, Malik Muhammad | - |
dc.contributor.author | Ahmad, Hamza | - |
dc.contributor.author | Madanzadeh, Sadjad | - |
dc.contributor.author | Ro, Jong-Suk | - |
dc.date.accessioned | 2024-01-09T07:06:32Z | - |
dc.date.available | 2024-01-09T07:06:32Z | - |
dc.date.issued | 2022-12 | - |
dc.identifier.issn | 2168-6777 | - |
dc.identifier.issn | 2168-6785 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/cau/handle/2019.sw.cau/70040 | - |
dc.description.abstract | Total harmonic distortion (THD) and voltage stress across the switches are critical issues in power electronic systems. Although multilevel inverters (MLIs) were initially used to minimize these issues, doing so is challenging when simultaneously attempting to minimize the number of components such as switches, dc sources, and gate drivers. To address this problem, a new pd-type MLI is presented with two back-to-back connected d-type modules with an H-bridge that generates the negative voltage levels. The proposed topology with ten unidirectional switches and four dc sources operates in symmetric and asymmetric configuration to generate 9, 13, and 17 voltage levels. The presented inverter is extended using cascaded connections to attain more output voltage levels, making it usable for the applications with diverse number of dc links for medium- and high-voltage applications. The proposed topology also exhibits small THD, low number of power electronic components, and low total voltage stress across the switches in each cycle. Furthermore, a widely used nearest level control (NLC) modulation technique is used to generate output voltage levels with a minimum amount of THD at the output. Finally, simulations were performed using MATLAB/Simulink and experiments were conducted to validate the performance of the proposed topology. | - |
dc.format.extent | 13 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | Symmetric and Asymmetric Configuration of Parallel-Switched d-Type Multilevel Inverter | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/JESTPE.2021.3103151 | - |
dc.identifier.bibliographicCitation | IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, v.10, no.6, pp 7867 - 7879 | - |
dc.description.isOpenAccess | N | - |
dc.identifier.wosid | 000897307600119 | - |
dc.identifier.scopusid | 2-s2.0-85127431039 | - |
dc.citation.endPage | 7879 | - |
dc.citation.number | 6 | - |
dc.citation.startPage | 7867 | - |
dc.citation.title | IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS | - |
dc.citation.volume | 10 | - |
dc.type.docType | Article | - |
dc.publisher.location | 미국 | - |
dc.subject.keywordAuthor | Multilevel inverter (MLI) | - |
dc.subject.keywordAuthor | pd-type MLI | - |
dc.subject.keywordAuthor | power electronic components | - |
dc.subject.keywordAuthor | pulsewidth modulation | - |
dc.subject.keywordAuthor | total harmonic distortion (THD) | - |
dc.subject.keywordPlus | CONVERTER TOPOLOGY | - |
dc.subject.keywordPlus | REDUCED NUMBER | - |
dc.subject.keywordPlus | FLYING-CAPACITOR | - |
dc.subject.keywordPlus | BLOCKED VOLTAGE | - |
dc.subject.keywordPlus | COMPONENTS | - |
dc.subject.keywordPlus | REDUCTION | - |
dc.subject.keywordPlus | SINGLE | - |
dc.subject.keywordPlus | CONNECTION | - |
dc.subject.keywordPlus | DESIGN | - |
dc.subject.keywordPlus | CELLS | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
84, Heukseok-ro, Dongjak-gu, Seoul, Republic of Korea (06974)02-820-6194
COPYRIGHT 2019 Chung-Ang University All Rights Reserved.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.