Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Direct Phase Control in Digital Phase-Locked Loop Mitigating Loop Delay Effect inside Digital Filter

Full metadata record
DC Field Value Language
dc.contributor.authorJang, In-Woo-
dc.contributor.authorChoo, Min-Seong-
dc.date.accessioned2023-05-03T09:31:51Z-
dc.date.available2023-05-03T09:31:51Z-
dc.date.issued2023-03-
dc.identifier.issn0000-0000-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/112512-
dc.description.abstractA digital phase-locked loop (DPLL) consists of a time-to-digital converter (TDC) or phase detector (PD), a digital loop filter (DLF), an oscillator, and a divider. DPLL has several advantages over traditional analog charge-pump (CP) PLL. It is resistant to process, voltage, and temperature (PVT) variations and has a large voltage and frequency synthesis range. To achieve the desired bandwidth, CPPLLs require large capacitance that occupies a significant silicon area. In comparison, DPLL can reduce the size of the filter capacitor. The synthesized frequency or phase of the DPLL is adjusted both with the proportional and integral path inside the DLF. It is difficult to adjust the frequency all at once with a large proportional gain. And if the delay is formed in the entire loop of the PLL, there is a problem in that the stability of the loop is reduced. An improved DPLL model to overcome the aforementioned defects is proposed and validated in this manuscript. © 2023 IEEE.-
dc.format.extent2-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleDirect Phase Control in Digital Phase-Locked Loop Mitigating Loop Delay Effect inside Digital Filter-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/ICEIC57457.2023.10049900-
dc.identifier.scopusid2-s2.0-85150441464-
dc.identifier.bibliographicCitation2023 International Conference on Electronics, Information, and Communication, ICEIC 2023, pp 1 - 2-
dc.citation.title2023 International Conference on Electronics, Information, and Communication, ICEIC 2023-
dc.citation.startPage1-
dc.citation.endPage2-
dc.type.docTypeConference paper-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscopus-
dc.subject.keywordAuthorbang bang-
dc.subject.keywordAuthordigital loop filter (DLF)-
dc.subject.keywordAuthordigital phase-locked loop (DPLL)-
dc.subject.keywordAuthorloop delay-
dc.subject.keywordAuthorphase and frequency detector (PFD)-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/10049900-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Choo, Min Seong photo

Choo, Min Seong
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE