Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 60-GHz CMOS Power Amplifier with Combined Adaptive-Bias and Linearizer in 28nm Process

Full metadata record
DC Field Value Language
dc.contributor.authorJung, Kyung Pil-
dc.contributor.authorJang, Tae Hwan-
dc.contributor.authorChoi, Oung Soon-
dc.contributor.authorPark, Chul Soon-
dc.date.accessioned2023-05-03T09:37:24Z-
dc.date.available2023-05-03T09:37:24Z-
dc.date.issued2023-01-
dc.identifier.issn2325-0305-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/112631-
dc.description.abstractThis paper presents a 60-GHz CMOS power amplifier with on-chip combined adaptive-bias and linearizer (ABL) in 28-nm process. The proposed ABL adaptively compensates the impedance and gate bias of the proposed PA to expand P1dB with a low phase distortion and high back-off power efficiency. The fabricated PA with ABL with ABL on achieves a peak gain of 21 dB and a 3-dB bandwidth of 55.5 to 69 GHz. The PA with ABL on achieves a peak P1dB 12.5 dBm and PAE1dB of 20.5 % in the overall frequency band. Comparing the results of the PA with ABL off, improvements of 4.2 dB and 11 % are achieved with −2.3 dB insertion loss, respectively. The PA also achieves a peak PSAT of 15 dBm and PAEMax of 27.8%. The PA is implemented in a compact size area of 0.072 mm2 and the dc quiescent power consumption is only 62.4 mW.-
dc.format.extent4-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-
dc.titleA 60-GHz CMOS Power Amplifier with Combined Adaptive-Bias and Linearizer in 28nm Process-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.23919/EuMC54642.2022.9924416-
dc.identifier.scopusid2-s2.0-85142217873-
dc.identifier.wosid000895717500536-
dc.identifier.bibliographicCitation2022 52nd European Microwave Conference (EuMC), pp 341 - 344-
dc.citation.title2022 52nd European Microwave Conference (EuMC)-
dc.citation.startPage341-
dc.citation.endPage344-
dc.type.docTypeMeeting Abstract-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaPhysics-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.subject.keywordAuthorCombined adaptive bias and linearizer (ABL)-
dc.subject.keywordAuthorCMOS-
dc.subject.keywordAuthorP1dB-
dc.subject.keywordAuthorpower-added efficiency (PAE)-
dc.subject.keywordAuthorpower amplifier (PA)-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/9924416-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Jang, Taehwan photo

Jang, Taehwan
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE