A 60-GHz CMOS Power Amplifier with Combined Adaptive-Bias and Linearizer in 28nm Process
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jung, Kyung Pil | - |
dc.contributor.author | Jang, Tae Hwan | - |
dc.contributor.author | Choi, Oung Soon | - |
dc.contributor.author | Park, Chul Soon | - |
dc.date.accessioned | 2023-05-03T09:37:24Z | - |
dc.date.available | 2023-05-03T09:37:24Z | - |
dc.date.issued | 2023-01 | - |
dc.identifier.issn | 2325-0305 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/112631 | - |
dc.description.abstract | This paper presents a 60-GHz CMOS power amplifier with on-chip combined adaptive-bias and linearizer (ABL) in 28-nm process. The proposed ABL adaptively compensates the impedance and gate bias of the proposed PA to expand P1dB with a low phase distortion and high back-off power efficiency. The fabricated PA with ABL with ABL on achieves a peak gain of 21 dB and a 3-dB bandwidth of 55.5 to 69 GHz. The PA with ABL on achieves a peak P1dB 12.5 dBm and PAE1dB of 20.5 % in the overall frequency band. Comparing the results of the PA with ABL off, improvements of 4.2 dB and 11 % are achieved with −2.3 dB insertion loss, respectively. The PA also achieves a peak PSAT of 15 dBm and PAEMax of 27.8%. The PA is implemented in a compact size area of 0.072 mm2 and the dc quiescent power consumption is only 62.4 mW. | - |
dc.format.extent | 4 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE | - |
dc.title | A 60-GHz CMOS Power Amplifier with Combined Adaptive-Bias and Linearizer in 28nm Process | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.23919/EuMC54642.2022.9924416 | - |
dc.identifier.scopusid | 2-s2.0-85142217873 | - |
dc.identifier.wosid | 000895717500536 | - |
dc.identifier.bibliographicCitation | 2022 52nd European Microwave Conference (EuMC), pp 341 - 344 | - |
dc.citation.title | 2022 52nd European Microwave Conference (EuMC) | - |
dc.citation.startPage | 341 | - |
dc.citation.endPage | 344 | - |
dc.type.docType | Meeting Abstract | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Physics | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.subject.keywordAuthor | Combined adaptive bias and linearizer (ABL) | - |
dc.subject.keywordAuthor | CMOS | - |
dc.subject.keywordAuthor | P1dB | - |
dc.subject.keywordAuthor | power-added efficiency (PAE) | - |
dc.subject.keywordAuthor | power amplifier (PA) | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/9924416 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.