NANDFlashSim: High-Fidelity, Microarchitecture-Aware NAND Flash Memory Simulation
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jung, Myoungsoo | - |
dc.contributor.author | Choi, Wonil | - |
dc.contributor.author | Gao, Shuwen | - |
dc.contributor.author | Wilson, Ellis Herbert | - |
dc.contributor.author | Donofrio, David | - |
dc.contributor.author | Shalf, John | - |
dc.contributor.author | Kandemir, Mahmut Taylan | - |
dc.date.accessioned | 2023-07-05T05:44:12Z | - |
dc.date.available | 2023-07-05T05:44:12Z | - |
dc.date.issued | 2016-02 | - |
dc.identifier.issn | 1553-3077 | - |
dc.identifier.issn | 1553-3093 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/113279 | - |
dc.description.abstract | As the popularity of NAND flash expands in arenas from embedded systems to high-performance computing, a high-fidelity understanding of its specific properties becomes increasingly important. Further, with the increasing trend toward multiple-die, multiple-plane architectures and high-speed interfaces, flash memory systems are expected to continue to scale and cheapen, resulting in their broader proliferation. However, when designing NAND-based devices, making decisions about the optimal system configuration is nontrivial, because flash is sensitive to a number of parameters and suffers from inherent latency variations, and no available tools suffice for studying these nuances. The parameters include the architectures, such as multidie and multiplane, diverse node technologies, bit densities, and cell reliabilities. Therefore, we introduce NANDFlashSim, a high-fidelity, latency-variation-aware, and highly configurable NAND-flash simulator, which implements a detailed timing model for 16 state-of-the-art NAND operations. Using NANDFlashSim, we notably discover the following. First, regardless of the operation, reads fail to leverage internal parallelism. Second, MLC provides lower I/O bus contention than SLC, but contention becomes a serious problem as the number of dies increases. Third, many-die architectures outperform many-plane architectures for disk-friendly workloads. Finally, employing a high-performance I/O bus or an increased page size does not enhance energy savings. Our simulator is available at http://nfs.camelab.org. | - |
dc.format.extent | 32 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | Association for Computing Machinary, Inc. | - |
dc.title | NANDFlashSim: High-Fidelity, Microarchitecture-Aware NAND Flash Memory Simulation | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1145/2700310 | - |
dc.identifier.scopusid | 2-s2.0-84957095686 | - |
dc.identifier.bibliographicCitation | ACM Transactions on Storage, v.12, no.2, pp 1 - 32 | - |
dc.citation.title | ACM Transactions on Storage | - |
dc.citation.volume | 12 | - |
dc.citation.number | 2 | - |
dc.citation.startPage | 1 | - |
dc.citation.endPage | 32 | - |
dc.type.docType | 정기학술지(Article(Perspective Article포함)) | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Computer Science | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Hardware & Architecture | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Software Engineering | - |
dc.subject.keywordAuthor | Cycle-level simulation | - |
dc.subject.keywordAuthor | NAND flash memory | - |
dc.subject.keywordAuthor | Non-volatile memory | - |
dc.subject.keywordAuthor | Performance evaluation | - |
dc.subject.keywordAuthor | Solid state disk | - |
dc.identifier.url | https://escholarship.org/uc/item/9c90h5n4 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.