Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 4-20-Gb/s 1.87-pJ/b Continuous-Rate Digital CDR Circuit With Unlimited Frequency Acquisition Capability in 65-nm CMOS

Full metadata record
DC Field Value Language
dc.contributor.authorPark, Kwanseo-
dc.contributor.authorLee, Kwangho-
dc.contributor.authorCho, Sung-Yong-
dc.contributor.authorLee, Jinhyung-
dc.contributor.authorHwang, Jeongho-
dc.contributor.authorChoo, Min-Seong-
dc.contributor.authorJeong, Deog-Kyoon-
dc.date.accessioned2023-08-16T07:43:21Z-
dc.date.available2023-08-16T07:43:21Z-
dc.date.issued2020-10-
dc.identifier.issn0018-9200-
dc.identifier.issn1558-173X-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/114160-
dc.description.abstractA continuous-rate referenceless clock and data recovery (CDR) circuit with an unlimited frequency acquisition capability is presented. The proposed frequency detector (FD) is derived from a multi-phase oversampling FD. Through accurate analysis of the root causes limiting the capture range, the extension techniques are proposed and digitally implemented by a small hardware overhead. The FD achieves the unlimited frequency detection capability and exhibits robust operation regardless of the initial clock frequency. The effect of the quadrature error is analyzed and verified by simulation. In addition, a frequency lock detector is implemented to control the loop gain for fast frequency acquisition. The prototype CDR circuit was designed and fabricated in a 65-nm CMOS process, occupying an active area of 0.045 mm2. The CDR circuit achieves a capture range from 4 Gb/s to 20 Gb/s, which is limited only by the oscillator operating range. The worst case acquisition time is 25 mu text{s} with a PRBS31 pattern. The CDR circuit achieves a BER less than 10-12 and an energy efficiency of 1.87 pJ/b. © 1966-2012 IEEE.-
dc.format.extent11-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleA 4-20-Gb/s 1.87-pJ/b Continuous-Rate Digital CDR Circuit With Unlimited Frequency Acquisition Capability in 65-nm CMOS-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/JSSC.2020.3030816-
dc.identifier.scopusid2-s2.0-85104840105-
dc.identifier.wosid000642766700023-
dc.identifier.bibliographicCitationIEEE Journal of Solid-State Circuits, v.56, no.5, pp 1597 - 1607-
dc.citation.titleIEEE Journal of Solid-State Circuits-
dc.citation.volume56-
dc.citation.number5-
dc.citation.startPage1597-
dc.citation.endPage1607-
dc.type.docType정기학술지(Article(Perspective Article포함))-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusDATA RECOVERY CIRCUIT-
dc.subject.keywordPlusREFERENCELESS CDR-
dc.subject.keywordPlusGB/S-
dc.subject.keywordPlusCLOCK-
dc.subject.keywordPlusCTLE-
dc.subject.keywordPlusDFE-
dc.subject.keywordAuthorCapture range-
dc.subject.keywordAuthorclock and data recovery (CDR)-
dc.subject.keywordAuthorcontinuous-rate operation-
dc.subject.keywordAuthorfrequency acquisition-
dc.subject.keywordAuthorfrequency detector (FD)-
dc.subject.keywordAuthorreferenceless-
dc.subject.keywordAuthorunlimited detection-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/9239394?arnumber=9239394&SID=EBSCO:edseee-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Choo, Min Seong photo

Choo, Min Seong
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE