Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

An Optimum Injection-Timing Tracking Loop for 5-GHz, 1.13-mW/GHz RO-Based Injection-Locked PLL With 152-fs Integrated Jitter

Full metadata record
DC Field Value Language
dc.contributor.authorChoo, Min-Seong-
dc.contributor.authorKo, Han-Gon-
dc.contributor.authorCho, Sung-Yong-
dc.contributor.authorLee, Kwangho-
dc.contributor.authorJeong, Deog-Kyoon-
dc.date.accessioned2023-08-16T07:45:58Z-
dc.date.available2023-08-16T07:45:58Z-
dc.date.issued2018-12-
dc.identifier.issn1549-7747-
dc.identifier.issn1558-3791-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/114238-
dc.description.abstractAn injection-locked phase-locked loop (ILPLL) which continuously tracks the injection timing to achieve improved jitter performance is presented. When the injection timing is not precisely matched with the edges of the oscillator clock, the performance of ILPLL such as jitter and reference spur degrades significantly. To find an optimum injection timing, a calibration technique is proposed that continuously monitors the error information from the bang-bang phase and frequency detector when the injection of the reference clock is intentionally omitted every other cycle. The timing calibrator enables a robust ILPLL operation over the process, voltage, and temperature variations. The proposed ILPLL fabricated in 28-nm CMOS technology occupies 0.03 mm2 and consumes 5.65 mW at 5 GHz with 0.9-V supply voltage. The measured jitter integrated from 1 kHz to 40 MHz is 152 fs, and the spur levels at the reference and 2nd subharmonic are-62 dBc and-53 dBc, respectively. © 2004-2012 IEEE.-
dc.format.extent5-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleAn Optimum Injection-Timing Tracking Loop for 5-GHz, 1.13-mW/GHz RO-Based Injection-Locked PLL With 152-fs Integrated Jitter-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/TCSII.2018.2878565-
dc.identifier.scopusid2-s2.0-85055882053-
dc.identifier.wosid000451260100002-
dc.identifier.bibliographicCitationIEEE Transactions on Circuits and Systems II: Express Briefs, v.65, no.12, pp 1819 - 1823-
dc.citation.titleIEEE Transactions on Circuits and Systems II: Express Briefs-
dc.citation.volume65-
dc.citation.number12-
dc.citation.startPage1819-
dc.citation.endPage1823-
dc.type.docType정기학술지(Article(Perspective Article포함))-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClasssci-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusLOW-POWER-
dc.subject.keywordPlusOSCILLATOR-
dc.subject.keywordAuthorAll-digital PLL (ADPLL)-
dc.subject.keywordAuthorHalf-edge injection-
dc.subject.keywordAuthorInjection-locked oscillator (ILO)-
dc.subject.keywordAuthorInjection-locked PLL (ILPLL)-
dc.subject.keywordAuthorOptimum injection timing-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/8514813-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Choo, Min Seong photo

Choo, Min Seong
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE