An Optimum Injection-Timing Tracking Loop for 5-GHz, 1.13-mW/GHz RO-Based Injection-Locked PLL With 152-fs Integrated Jitter
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Choo, Min-Seong | - |
dc.contributor.author | Ko, Han-Gon | - |
dc.contributor.author | Cho, Sung-Yong | - |
dc.contributor.author | Lee, Kwangho | - |
dc.contributor.author | Jeong, Deog-Kyoon | - |
dc.date.accessioned | 2023-08-16T07:45:58Z | - |
dc.date.available | 2023-08-16T07:45:58Z | - |
dc.date.issued | 2018-12 | - |
dc.identifier.issn | 1549-7747 | - |
dc.identifier.issn | 1558-3791 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/114238 | - |
dc.description.abstract | An injection-locked phase-locked loop (ILPLL) which continuously tracks the injection timing to achieve improved jitter performance is presented. When the injection timing is not precisely matched with the edges of the oscillator clock, the performance of ILPLL such as jitter and reference spur degrades significantly. To find an optimum injection timing, a calibration technique is proposed that continuously monitors the error information from the bang-bang phase and frequency detector when the injection of the reference clock is intentionally omitted every other cycle. The timing calibrator enables a robust ILPLL operation over the process, voltage, and temperature variations. The proposed ILPLL fabricated in 28-nm CMOS technology occupies 0.03 mm2 and consumes 5.65 mW at 5 GHz with 0.9-V supply voltage. The measured jitter integrated from 1 kHz to 40 MHz is 152 fs, and the spur levels at the reference and 2nd subharmonic are-62 dBc and-53 dBc, respectively. © 2004-2012 IEEE. | - |
dc.format.extent | 5 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | Institute of Electrical and Electronics Engineers | - |
dc.title | An Optimum Injection-Timing Tracking Loop for 5-GHz, 1.13-mW/GHz RO-Based Injection-Locked PLL With 152-fs Integrated Jitter | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TCSII.2018.2878565 | - |
dc.identifier.scopusid | 2-s2.0-85055882053 | - |
dc.identifier.wosid | 000451260100002 | - |
dc.identifier.bibliographicCitation | IEEE Transactions on Circuits and Systems II: Express Briefs, v.65, no.12, pp 1819 - 1823 | - |
dc.citation.title | IEEE Transactions on Circuits and Systems II: Express Briefs | - |
dc.citation.volume | 65 | - |
dc.citation.number | 12 | - |
dc.citation.startPage | 1819 | - |
dc.citation.endPage | 1823 | - |
dc.type.docType | 정기학술지(Article(Perspective Article포함)) | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | sci | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordPlus | LOW-POWER | - |
dc.subject.keywordPlus | OSCILLATOR | - |
dc.subject.keywordAuthor | All-digital PLL (ADPLL) | - |
dc.subject.keywordAuthor | Half-edge injection | - |
dc.subject.keywordAuthor | Injection-locked oscillator (ILO) | - |
dc.subject.keywordAuthor | Injection-locked PLL (ILPLL) | - |
dc.subject.keywordAuthor | Optimum injection timing | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/8514813 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.