Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Reliable Test Architecture with Test Cost Reduction for Systolic based DNN accelerators

Full metadata record
DC Field Value Language
dc.contributor.authorIbtesam, Muhammad-
dc.contributor.authorSolangi, Umair Saeed-
dc.contributor.authorKim, Jinuk-
dc.contributor.authorAnsari, Muhammad Adil-
dc.contributor.authorPark, Sungju-
dc.date.accessioned2023-08-16T08:31:06Z-
dc.date.available2023-08-16T08:31:06Z-
dc.date.issued2021-08-
dc.identifier.issn1549-7747-
dc.identifier.issn1558-3791-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/114305-
dc.description.abstractDeep Neural Network (DNN) accelerators are now ubiquitous. Extensive research is being directed at low power DNN accelerators for battery operated devices at the expense of a little drop in accuracy. These DNN accelerators have large number of registers resulting in larger scan chains, which results in larger test times and higher IR drop issues. Conventional full scan design-for-testability (DFT) approach may result in test overhead in terms of; area overhead, test time, test power, test pins. In this brief, a novel DFT solution is proposed to overcome these test overheads. The proposed test access mechanism (TAM) uses existing data paths to transport the test pattern data to all PEs and reduce the IR drop based noise in test responses, thus enhancing the validity of testing process. The proposed TAM is able to reduce peak power around 64% and test time of around 89% on average in comparison to conventional testing methodology. The proposed technique is also able to reduce test time around 35% and peak power to 59% against an industrial testing methodology for DNN accelerators.-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.titleReliable Test Architecture with Test Cost Reduction for Systolic based DNN accelerators-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/TCSII.2021.3108415-
dc.identifier.scopusid2-s2.0-85122910602-
dc.identifier.wosid000770045800178-
dc.identifier.bibliographicCitationIEEE Transactions on Circuits and Systems II: Express Briefs ( Volume: 69, Issue: 3, March 2022), v.69, no.3, pp 1537 - 1541-
dc.citation.titleIEEE Transactions on Circuits and Systems II: Express Briefs ( Volume: 69, Issue: 3, March 2022)-
dc.citation.volume69-
dc.citation.number3-
dc.citation.startPage1537-
dc.citation.endPage1541-
dc.type.docType정기학술지(Article(Perspective Article포함))-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordAuthorLow power DNN accelerator-
dc.subject.keywordAuthorPeak power-
dc.subject.keywordAuthorReliability-
dc.subject.keywordAuthorTAM-
dc.subject.keywordAuthorTesting-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/9524822?arnumber=9524822&SID=EBSCO:edseee-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE