Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

An Analysis of 32-Gb/s and Full-Rate Phase Interpolator based Clock and Data Recovery

Full metadata record
DC Field Value Language
dc.contributor.authorHeo, Dong-Hoe-
dc.contributor.authorKim, Tae-Hyeon-
dc.contributor.authorLee, Kwang-Ho-
dc.contributor.authorChoo, Min-Seong-
dc.date.accessioned2024-04-12T05:30:31Z-
dc.date.available2024-04-12T05:30:31Z-
dc.date.issued2024-01-
dc.identifier.issn0000-0000-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/118733-
dc.description.abstractThis paper presents a 32-Gb/s full-rate clock and data recovery (CDR) architecture based on a phase interpolator (PI), which incorporates high-speed channel equalization to widen the ppm tolerance or locking range. This work focuses on the receiver-side implementation. Therefore, the feed-forward equalizer (FFE) tap is not utilized, and only the voltage swing level is adjusted at the transmitter side. The channel is modeled using Verilog language with a -10 dB loss at 10 GHz. The overall architecture comprises several components: a continuous-time linear equalizer (CTLE), 1-tap decision feedback equalizer (DFE), 7-bit PI, digital loop filter, and 2x oversampling phase detector. By individually employing the DFE and CTLE, the optimal tap coefficient value for the DFE, which produces the widest eye pattern, and the pole and zero positions of the CTLE are determined. Finally, CTLE and 1-tap DFE ensure optimal vertical 322 mV and timing margin of 25.8 ps. It also relaxes phase modulation to obtain acceptable error of the phase interpolator up to ±15625 ppm. © 2024 IEEE.-
dc.format.extent4-
dc.language영어-
dc.language.isoENG-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleAn Analysis of 32-Gb/s and Full-Rate Phase Interpolator based Clock and Data Recovery-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1109/ICEIC61013.2024.10457116-
dc.identifier.scopusid2-s2.0-85189246401-
dc.identifier.bibliographicCitation2024 International Conference on Electronics, Information, and Communication (ICEIC), pp 1 - 4-
dc.citation.title2024 International Conference on Electronics, Information, and Communication (ICEIC)-
dc.citation.startPage1-
dc.citation.endPage4-
dc.type.docTypeConference paper-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscopus-
dc.subject.keywordAuthorclock and data recovery (CDR)-
dc.subject.keywordAuthorcontinuous time linear equlizer (CTLE)-
dc.subject.keywordAuthordecision feedback equalizer (DFE)-
dc.subject.keywordAuthordigital loop filter (DLF)-
dc.subject.keywordAuthorequalization-
dc.subject.keywordAuthorphase interpolator (PI)-
dc.subject.keywordAuthorTransceiver-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/10457116-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Choo, Min Seong photo

Choo, Min Seong
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE