Impact of Strain on Sub-3 nm Gate-All-Around CMOS Logic Circuit Performance Using a Neural Compact Modeling Approachopen access
- Authors
- Lee, Ji Hwan; Kim, Kihwan; Rim, Kyungjin; Chong, Soogine; Cho, Hyunbo; Oh, Saeroonter
- Issue Date
- Sep-2024
- Publisher
- Institute of Electrical and Electronics Engineers Inc.
- Keywords
- Gallium arsenide; Strain; Integrated circuit modeling; Field effect transistors; Logic gates; Voltage; MOS devices; Strain engineering; gate-all-around CMOS; neural compact model; circuit performance
- Citation
- IEEE Journal of the Electron Devices Society, v.12, pp 770 - 774
- Pages
- 5
- Indexed
- SCIE
SCOPUS
- Journal Title
- IEEE Journal of the Electron Devices Society
- Volume
- 12
- Start Page
- 770
- End Page
- 774
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/121430
- DOI
- 10.1109/JEDS.2024.3459872
- ISSN
- 2168-6734
- Abstract
- Impact of strain of sub-3 nm gate-all-around (GAA) CMOS transistors on the circuit performance is evaluated using a neural compact model. The model was trained using 3D technology computer-aided design (TCAD) device simulation data of GAA field-effect transistors (FETs) subjected to both tensile and compressive strain in nMOS and pMOS devices. Strain was induced into the channel via lattice mismatch between the channel and source/drain epitaxial regions, as simulated by 3D TCAD process simulator. The transport models were calibrated against advanced Monte Carlo simulations to ensure accuracy. The resulting neural compact model demonstrated a close approximation to the original simulation results, achieving a minimal error of 1%. To assess the strain effect on circuit-level performance, SPICE simulations were conducted for a 5-stage ring oscillator and a 2-input NAND gate using the neural compact model. The propagation delay of the 5-stage ring oscillator improved from 3.60 ps to 2.85 ps when implementing strained GAA FETs. Also, strain enhanced the power-delay product of the 2-input NAND gate by 13.8% to 15.5%, depending on the input voltage sequence.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.