코아의 기능성 래퍼를 IEEE 1500 래퍼로 재사용하기 위한 디자인 기법
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 박성주 | - |
dc.contributor.author | 황두찬 | - |
dc.contributor.author | 정혜란 | - |
dc.contributor.author | 김화영 | - |
dc.date.accessioned | 2025-04-01T09:01:49Z | - |
dc.date.available | 2025-04-01T09:01:49Z | - |
dc.date.issued | 2009-06 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/123097 | - |
dc.description.abstract | With the scalability of SoC (System-on-a-Chip), the complexity and the area overhead of test logic are also increasing. Especially the area overhead of design for testable (DFT) logic including IEEE 1500 std. compliant test wrapper has reached approximately 10% of actual design. This paper introduces a design technique to reuse functional wrapper as IEEE 1500 compliant test wrapper which reduces DFT area overhead significantly. | - |
dc.language | 한국어 | - |
dc.language.iso | KOR | - |
dc.title | 코아의 기능성 래퍼를 IEEE 1500 래퍼로 재사용하기 위한 디자인 기법 | - |
dc.title.alternative | A Design Technique to Reuse Functional Wrapper as IEEE 1500 Compliant Test Wrapper | - |
dc.type | Conference | - |
dc.citation.title | 한국테스트학술대회 | - |
dc.citation.conferencePlace | 대한민국 | - |
dc.identifier.url | https://repository.hanyang.ac.kr/handle/20.500.11754/166018 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.