Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

IEEE 802.11a 무선랜을 위한 메모리 분할 구조의 효율적인 인터리버와 디인터리버 설계

Full metadata record
DC Field Value Language
dc.contributor.author최명렬-
dc.date.accessioned2025-04-01T12:02:19Z-
dc.date.available2025-04-01T12:02:19Z-
dc.date.issued2007-02-08-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/123499-
dc.description.abstractIn this paper, we proposed a efficient interleaver and deinterleaver algorithm for IEEE 802.11a Wireless Lan to transfer Burst Error to Random Error. The key point of proposed interleaving and deinterleaving algorithms is dividual memory architecture. By designing dividual memory, the ineterleaving and deineterleaving processing enable to 48 clk processing for BPSK(BInary Phase SHift Keying), QPSK(Quadrature Phase Shift Keying), 16QAM(Quadrature Amplitude Modulation) modulation condition. Furthermore, by designing parallel architecture of interleaver and deinterleaver, sequence data can be processed. Also, simplified straucture of memory address generator module is achieved. Propesed interleaver and deinterleaver are designed by Samsung 0.35um process technology.-
dc.titleIEEE 802.11a 무선랜을 위한 메모리 분할 구조의 효율적인 인터리버와 디인터리버 설계-
dc.typeConference-
dc.citation.title제14회 한국반도체학술대회-
Files in This Item
There are no files associated with this item.
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 2. Conference Papers

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher CHOI, MYUNG RYUL photo

CHOI, MYUNG RYUL
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE