IEEE 802.11a 무선랜을 위한 메모리 분할 구조의 효율적인 인터리버와 디인터리버 설계
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 최명렬 | - |
dc.date.accessioned | 2025-04-01T12:02:19Z | - |
dc.date.available | 2025-04-01T12:02:19Z | - |
dc.date.issued | 2007-02-08 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/123499 | - |
dc.description.abstract | In this paper, we proposed a efficient interleaver and deinterleaver algorithm for IEEE 802.11a Wireless Lan to transfer Burst Error to Random Error. The key point of proposed interleaving and deinterleaving algorithms is dividual memory architecture. By designing dividual memory, the ineterleaving and deineterleaving processing enable to 48 clk processing for BPSK(BInary Phase SHift Keying), QPSK(Quadrature Phase Shift Keying), 16QAM(Quadrature Amplitude Modulation) modulation condition. Furthermore, by designing parallel architecture of interleaver and deinterleaver, sequence data can be processed. Also, simplified straucture of memory address generator module is achieved. Propesed interleaver and deinterleaver are designed by Samsung 0.35um process technology. | - |
dc.title | IEEE 802.11a 무선랜을 위한 메모리 분할 구조의 효율적인 인터리버와 디인터리버 설계 | - |
dc.type | Conference | - |
dc.citation.title | 제14회 한국반도체학술대회 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.