A Supply Noise-Insensitive Ring DCO With a Self-Biased Shunt Regulator Array in Wide-Range Digital PLL
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Baek, Kyungmin | - |
dc.contributor.author | Kim, Jiho | - |
dc.contributor.author | Kim, Kahyun | - |
dc.contributor.author | Jeong, Deog-Kyoon | - |
dc.contributor.author | Choo, Min-Seong | - |
dc.date.accessioned | 2025-06-13T06:30:25Z | - |
dc.date.available | 2025-06-13T06:30:25Z | - |
dc.date.issued | 2025-05 | - |
dc.identifier.issn | 1063-8210 | - |
dc.identifier.issn | 1557-9999 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/125598 | - |
dc.description.abstract | This brief proposes a digital phase-locked loop (DPLL) with a power supply noise (PSN) regulated ring-type digitally controlled oscillator (DCO) using an nMOS shunt regulator array. The proposed nMOS array dynamically detects the PSN and creates a pathway, channeling the PSN forwarded through the digitally controlled resistor (DCR) directly to the ground. To support the proposed power supply noise compensation (PNC) technique in wide-range operation, the output bits from the digital loop filter (DLF) control not only the DCR but also the total transconductance of the nMOS array. The supply-sensing amplifier (SSA) between the supply and the gates of the nMOS array amplifies supply noise to lower the voltage headroom, allowing the DCO to run faster. Fabricated in 40-nm CMOS technology, the prototype DPLL demonstrates an rms jitter of 1.27 ps under 1 MHz, 20-mV(PP) sinusoidal noise, while the rms jitter without the regulator is measured as 3.26 ps. The total power consumption and area occupation of the DPLL are 13.5 mW and 0.066 mm(2), respectively. The proposed scheme for PNC contributes only 1.90 mW and 0.0017 mm(2), representing 14.1% and 2.8% of the total, respectively. | - |
dc.format.extent | 5 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | A Supply Noise-Insensitive Ring DCO With a Self-Biased Shunt Regulator Array in Wide-Range Digital PLL | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TVLSI.2025.3572883 | - |
dc.identifier.scopusid | 2-s2.0-105007913701 | - |
dc.identifier.wosid | 001499463700001 | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.33, no.8, pp 1 - 5 | - |
dc.citation.title | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | - |
dc.citation.volume | 33 | - |
dc.citation.number | 8 | - |
dc.citation.startPage | 1 | - |
dc.citation.endPage | 5 | - |
dc.type.docType | Article; Early Access | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Computer Science | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Hardware & Architecture | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordAuthor | Noise | - |
dc.subject.keywordAuthor | Clocks | - |
dc.subject.keywordAuthor | MOS devices | - |
dc.subject.keywordAuthor | Oscillators | - |
dc.subject.keywordAuthor | Codes | - |
dc.subject.keywordAuthor | Regulators | - |
dc.subject.keywordAuthor | Bandwidth | - |
dc.subject.keywordAuthor | Simulation | - |
dc.subject.keywordAuthor | Phase locked loops | - |
dc.subject.keywordAuthor | Resistance | - |
dc.subject.keywordAuthor | Digital phase-locked loop (DPLL) | - |
dc.subject.keywordAuthor | digitally controlled oscillator (DCO) | - |
dc.subject.keywordAuthor | digitally controlled resistor (DCR) | - |
dc.subject.keywordAuthor | power supply noise (PSN) | - |
dc.subject.keywordAuthor | power supply noise compensation (PNC) | - |
dc.subject.keywordAuthor | supply-sensing amplifier (SSA) | - |
dc.identifier.url | https://xplorestaging.ieee.org/document/11017684?denied= | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.