FBGA solder ball defect effect on DDR4 data signal rise time and ISI measured by loading the data line with a capacitor
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Waqar, Muhammad | - |
dc.contributor.author | Baeg, Sanghyeon | - |
dc.contributor.author | Bak, Geunyong | - |
dc.contributor.author | Kwon, Junhyeong | - |
dc.contributor.author | Lee, Kiseok | - |
dc.contributor.author | Jeon, Sang woon | - |
dc.date.accessioned | 2021-06-22T09:22:19Z | - |
dc.date.available | 2021-06-22T09:22:19Z | - |
dc.date.issued | 2020-11 | - |
dc.identifier.issn | 0026-2714 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/1841 | - |
dc.description.abstract | This paper proposes a new method of investigating the effect of void or fracture in FBGA solder ball on the DDR4 data signal rise time and inter-symbol interference (ISI), by loading the data line with a capacitor. A void or fracture in solder ball increases its capacitance which effects the data signal rise time and increases ISI. For measuring ISI large consecutive patterns of 1's or 0's followed by a changing bit are used. However in in-field systems it is not possible to run large patterns of 1's or 0's. So the data line is loaded with a 0.2 pF capacitive load on a UDIMM test card to mimic the increased capacitance due to FBGA solder ball void defect of height 0.2 mm and cross sectional area of 0.0045 mm2. The loaded line shows increase in rise time of 16 ps. For loaded line the data eye opening is 0.077 UI lesser. This decrease in data eye means more ISI and will cause increase in intermittent errors. © 2020 Elsevier Ltd | - |
dc.format.extent | 6 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | Elsevier Ltd | - |
dc.title | FBGA solder ball defect effect on DDR4 data signal rise time and ISI measured by loading the data line with a capacitor | - |
dc.type | Article | - |
dc.publisher.location | 영국 | - |
dc.identifier.doi | 10.1016/j.microrel.2020.113916 | - |
dc.identifier.scopusid | 2-s2.0-85096072429 | - |
dc.identifier.wosid | 000593889100001 | - |
dc.identifier.bibliographicCitation | Microelectronics Reliability, v.114, pp 1 - 6 | - |
dc.citation.title | Microelectronics Reliability | - |
dc.citation.volume | 114 | - |
dc.citation.startPage | 1 | - |
dc.citation.endPage | 6 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Science & Technology - Other Topics | - |
dc.relation.journalResearchArea | Physics | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Nanoscience & Nanotechnology | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.subject.keywordPlus | Capacitance | - |
dc.subject.keywordPlus | Defects | - |
dc.subject.keywordPlus | Soldering | - |
dc.subject.keywordPlus | Capacitive loads | - |
dc.subject.keywordPlus | Consecutive patterns | - |
dc.subject.keywordPlus | Cross sectional area | - |
dc.subject.keywordPlus | Effect of voids | - |
dc.subject.keywordPlus | Loaded lines | - |
dc.subject.keywordPlus | Solder balls | - |
dc.subject.keywordPlus | Solder-ball defects | - |
dc.subject.keywordPlus | Void defects | - |
dc.subject.keywordPlus | Intersymbol interference | - |
dc.identifier.url | https://linkinghub.elsevier.com/retrieve/pii/S002627142030531X | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.