A regularized singular value decomposition-based approach for failure pattern classification on fail bit map in a DRAM wafer
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Byunghoon | - |
dc.contributor.author | Jeong, Youngseon | - |
dc.contributor.author | Tong,Seunghoon | - |
dc.contributor.author | Chang,Inkap | - |
dc.contributor.author | Jeong, Myongkee | - |
dc.date.accessioned | 2021-06-22T21:24:38Z | - |
dc.date.available | 2021-06-22T21:24:38Z | - |
dc.date.created | 2021-01-22 | - |
dc.date.issued | 2015-02 | - |
dc.identifier.issn | 0894-6507 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/20222 | - |
dc.description.abstract | In semiconductor manufacturing processes, monitoring the quality of wafers is one of the most important steps to quickly detect process faults and significantly reduce yield loss. Fail bit maps (FBMs) represent the failed cell count during wafer functional tests and have been popularly used as one of the diagnosis tools in semiconductor manufacturing for process monitoring, root cause analysis, and yield improvements. However, the visual inspection process is costly and time-consuming. Therefore, this paper proposes an automated classification procedure for failure patterns on FBMs in dynamic random access memory (DRAM) wafers. The novel matrix factorization approach, called regularized singular value decomposition, is proposed to decompose binarized FBMs into several eigen-images to extract features that can provide the characteristics of the failure patterns on FBMs. By using the extracted features, k-nearest neighbor classifier is employed to classify feature patterns on FBMs into single bit failure maps and non-single bit failure ones. The proposed procedure is tested on real-life DRAM wafer data set provided by a semiconductor manufacturing industry, and promising results have been obtained for the automatic classification of single bit and non-single bit failure maps. © 2014 IEEE. | - |
dc.language | 영어 | - |
dc.language.iso | en | - |
dc.publisher | Institute of Electrical and Electronics Engineers Inc. | - |
dc.title | A regularized singular value decomposition-based approach for failure pattern classification on fail bit map in a DRAM wafer | - |
dc.type | Article | - |
dc.contributor.affiliatedAuthor | Kim, Byunghoon | - |
dc.identifier.doi | 10.1109/TSM.2014.2388192 | - |
dc.identifier.scopusid | 2-s2.0-84922547275 | - |
dc.identifier.wosid | 000352058500005 | - |
dc.identifier.bibliographicCitation | IEEE Transactions on Semiconductor Manufacturing, v.28, no.1, pp.41 - 49 | - |
dc.relation.isPartOf | IEEE Transactions on Semiconductor Manufacturing | - |
dc.citation.title | IEEE Transactions on Semiconductor Manufacturing | - |
dc.citation.volume | 28 | - |
dc.citation.number | 1 | - |
dc.citation.startPage | 41 | - |
dc.citation.endPage | 49 | - |
dc.type.rims | ART | - |
dc.type.docType | Article | - |
dc.description.journalClass | 1 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Physics | - |
dc.relation.journalWebOfScienceCategory | Engineering, Manufacturing | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.relation.journalWebOfScienceCategory | Physics, Condensed Matter | - |
dc.subject.keywordPlus | Classification (of information) | - |
dc.subject.keywordPlus | Face recognition | - |
dc.subject.keywordPlus | Manufacture | - |
dc.subject.keywordPlus | Process monitoring | - |
dc.subject.keywordPlus | Random access storage | - |
dc.subject.keywordPlus | Semiconductor device manufacture | - |
dc.subject.keywordPlus | Silicon wafers | - |
dc.subject.keywordPlus | Singular value decomposition | - |
dc.subject.keywordPlus | Automatic classification | - |
dc.subject.keywordPlus | Dynamic random access memory | - |
dc.subject.keywordPlus | Fail bit map | - |
dc.subject.keywordPlus | K-nearest neighbor classifier | - |
dc.subject.keywordPlus | Semiconductor manufacturing | - |
dc.subject.keywordPlus | Semiconductor manufacturing industry | - |
dc.subject.keywordPlus | Semiconductor manufacturing process | - |
dc.subject.keywordPlus | Wafer quality | - |
dc.subject.keywordPlus | Dynamic random access storage | - |
dc.subject.keywordAuthor | Dynamic random access memory (DRAM) | - |
dc.subject.keywordAuthor | fail bit maps (FBMs) | - |
dc.subject.keywordAuthor | singular value decomposition | - |
dc.subject.keywordAuthor | wafer quality | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/7001069 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.