Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities

Full metadata record
DC Field Value Language
dc.contributor.authorSong, Seokjae-
dc.contributor.authorLee, Jaeseong-
dc.contributor.authorRoh, Jeongjin-
dc.date.accessioned2021-06-22T09:43:05Z-
dc.date.available2021-06-22T09:43:05Z-
dc.date.issued2019-08-
dc.identifier.issn0098-9886-
dc.identifier.issn1097-007X-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/2412-
dc.description.abstractThis letter presents a 4-bit continuous-time delta-sigma modulator (CT-DSM) fabricated using a 65-nm CMOS process. The circuit is designed for wide-bandwidth applications, such as those related to wireless communications. This CT-DSM has an oversampling ratio of 16 with a 640-MHz sampling frequency. To reduce the clock jitter sensitivity and excess loop delay effect, the first DAC pulse is a nonreturn-to-zero (NRZ)-type pulse, whereas the second DAC pulse is a return-to-zero (RZ)-type pulse; this is accomplished using a current-steering DAC. In order to reduce mismatch without using a data-weighted averaging circuit, the size and layout of the unit current source in the current-steering DAC are considered carefully. The CT-DSM achieves a signal-to-noise ratio (SNR) of 67.3 dB, a signal-to-noise and distortion ratio (SNDR) of 63.4 dB, and a dynamic range of 75 dB for a 20-MHz signal bandwidth.-
dc.format.extent11-
dc.language영어-
dc.language.isoENG-
dc.publisherWILEY-
dc.titleA 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities-
dc.typeArticle-
dc.publisher.location미국-
dc.identifier.doi10.1002/cta.2665-
dc.identifier.scopusid2-s2.0-85068056479-
dc.identifier.wosid000481441500011-
dc.identifier.bibliographicCitationINTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, v.47, no.8, pp 1370 - 1380-
dc.citation.titleINTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS-
dc.citation.volume47-
dc.citation.number8-
dc.citation.startPage1370-
dc.citation.endPage1380-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClasssci-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusADC-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordPlusCOMPENSATION-
dc.subject.keywordAuthorclock jitter-
dc.subject.keywordAuthorcontinuous-time delta-sigma modulator (CT-DSM)-
dc.subject.keywordAuthorcurrent-steering DAC-
dc.subject.keywordAuthorexcess loop delay (ELD)-
dc.subject.keywordAuthormismatch-
dc.subject.keywordAuthornonreturn-to-zero (NRZ)-
dc.subject.keywordAuthorreturn-to-zero (RZ)-
dc.identifier.urlhttps://onlinelibrary.wiley.com/doi/10.1002/cta.2665-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Roh, Jeong jin photo

Roh, Jeong jin
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE