A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Song, Seokjae | - |
dc.contributor.author | Lee, Jaeseong | - |
dc.contributor.author | Roh, Jeongjin | - |
dc.date.accessioned | 2021-06-22T09:43:05Z | - |
dc.date.available | 2021-06-22T09:43:05Z | - |
dc.date.issued | 2019-08 | - |
dc.identifier.issn | 0098-9886 | - |
dc.identifier.issn | 1097-007X | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/2412 | - |
dc.description.abstract | This letter presents a 4-bit continuous-time delta-sigma modulator (CT-DSM) fabricated using a 65-nm CMOS process. The circuit is designed for wide-bandwidth applications, such as those related to wireless communications. This CT-DSM has an oversampling ratio of 16 with a 640-MHz sampling frequency. To reduce the clock jitter sensitivity and excess loop delay effect, the first DAC pulse is a nonreturn-to-zero (NRZ)-type pulse, whereas the second DAC pulse is a return-to-zero (RZ)-type pulse; this is accomplished using a current-steering DAC. In order to reduce mismatch without using a data-weighted averaging circuit, the size and layout of the unit current source in the current-steering DAC are considered carefully. The CT-DSM achieves a signal-to-noise ratio (SNR) of 67.3 dB, a signal-to-noise and distortion ratio (SNDR) of 63.4 dB, and a dynamic range of 75 dB for a 20-MHz signal bandwidth. | - |
dc.format.extent | 11 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | WILEY | - |
dc.title | A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1002/cta.2665 | - |
dc.identifier.scopusid | 2-s2.0-85068056479 | - |
dc.identifier.wosid | 000481441500011 | - |
dc.identifier.bibliographicCitation | INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, v.47, no.8, pp 1370 - 1380 | - |
dc.citation.title | INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS | - |
dc.citation.volume | 47 | - |
dc.citation.number | 8 | - |
dc.citation.startPage | 1370 | - |
dc.citation.endPage | 1380 | - |
dc.type.docType | Article | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | sci | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordPlus | ADC | - |
dc.subject.keywordPlus | DESIGN | - |
dc.subject.keywordPlus | COMPENSATION | - |
dc.subject.keywordAuthor | clock jitter | - |
dc.subject.keywordAuthor | continuous-time delta-sigma modulator (CT-DSM) | - |
dc.subject.keywordAuthor | current-steering DAC | - |
dc.subject.keywordAuthor | excess loop delay (ELD) | - |
dc.subject.keywordAuthor | mismatch | - |
dc.subject.keywordAuthor | nonreturn-to-zero (NRZ) | - |
dc.subject.keywordAuthor | return-to-zero (RZ) | - |
dc.identifier.url | https://onlinelibrary.wiley.com/doi/10.1002/cta.2665 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.