Active-precharge hammering on a row induced failure in DDR3 SDRAMs under 3× nm technology
- Authors
- Park, Kyungbae; Baeg, Sanghyeon; Wen, Shijie; Wong, Richard
- Issue Date
- Feb-2015
- Publisher
- Institute of Electrical and Electronics Engineers Inc.
- Keywords
- 3× nm technology; Active-precharge hammering on a row fault; DDR3 SDRAM; Refresh cycle; Reliability; Retention time
- Citation
- IEEE International Integrated Reliability Workshop Final Report, v.2015, pp.82 - 85
- Indexed
- SCOPUS
- Journal Title
- IEEE International Integrated Reliability Workshop Final Report
- Volume
- 2015
- Start Page
- 82
- End Page
- 85
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/25470
- DOI
- 10.1109/IIRW.2014.7049516
- ISSN
- 1930-8841
- Abstract
- This paper introduces the new failure mechanism manifested in DDR3 SDRAMs under 3× nm technology. The failure in normal cells is caused by iterative hammering accesses to a row within a refresh cycle. With the valid yet stressful access to a row, the charge in a DRAM cell leaked faster and the values of the stressed cells could not be retained. The three test parameters - tRP, data pattern, and temperature-were varied during the row hammering experiments to understand the contributions of each in triggering and accelerating the failing mechanisms. Here, we mainly discuss the experimental results of the commercial DDR3 components from three major memory vendors. All commercial DDR3 components failed much earlier than the specified limit of allowed accesses. For a vendor memory component, a cell started to fail after only 98K accesses to a row, which is about 7.54% of the specification-permitted accesses of 1,300K © 2014 IEEE.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.