Advances in 7.5Gb/s SerDes Modeling using IBISv4.2 (VHDL-AMS and Verilog-AMS)
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 백상현 | - |
dc.date.accessioned | 2021-06-23T02:12:47Z | - |
dc.date.available | 2021-06-23T02:12:47Z | - |
dc.date.issued | 2008-02-07 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/26577 | - |
dc.description.abstract | Demonstration of full SerDes channel simulation using detailed vendor models across 5 major ASIC vendors. Correlation of vendor models to hspice, ventor internal matla tool, and to silicon. Demonstraton of vendor model in interopperability in a full SerDes channel simulations(s). Demonstration of VHDL-AMS to Verilog-AMS ineroperability in a SerDes full channel simulation. Model interoperability across several EDA tools. Demonstration of post processing modules (to extrapolate BER) in fully coded AMS. | - |
dc.title | Advances in 7.5Gb/s SerDes Modeling using IBISv4.2 (VHDL-AMS and Verilog-AMS) | - |
dc.type | Conference | - |
dc.citation.conferenceName | IBIS summit meeting | - |
dc.citation.conferencePlace | Santa clara, U.S.A | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.