Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Advances in 7.5Gb/s SerDes Modeling using IBISv4.2 (VHDL-AMS and Verilog-AMS)

Full metadata record
DC Field Value Language
dc.contributor.author백상현-
dc.date.accessioned2021-06-23T02:12:47Z-
dc.date.available2021-06-23T02:12:47Z-
dc.date.issued2008-02-07-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/26577-
dc.description.abstractDemonstration of full SerDes channel simulation using detailed vendor models across 5 major ASIC vendors. Correlation of vendor models to hspice, ventor internal matla tool, and to silicon. Demonstraton of vendor model in interopperability in a full SerDes channel simulations(s). Demonstration of VHDL-AMS to Verilog-AMS ineroperability in a SerDes full channel simulation. Model interoperability across several EDA tools. Demonstration of post processing modules (to extrapolate BER) in fully coded AMS.-
dc.titleAdvances in 7.5Gb/s SerDes Modeling using IBISv4.2 (VHDL-AMS and Verilog-AMS)-
dc.typeConference-
dc.citation.conferenceNameIBIS summit meeting-
dc.citation.conferencePlaceSanta clara, U.S.A-
Files in This Item
There are no files associated with this item.
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 2. Conference Papers

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Baeg, Sanghyeon photo

Baeg, Sanghyeon
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE