Performance Improvement by Logic Sharing on Using Unused Spare Columns for Memory EC
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ishaq, Umair | - |
dc.contributor.author | Jung, Jihun | - |
dc.contributor.author | Park, Sungju | - |
dc.date.accessioned | 2021-06-23T11:03:30Z | - |
dc.date.available | 2021-06-23T11:03:30Z | - |
dc.date.issued | 2011-04 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/38156 | - |
dc.description.abstract | In the deep sub-micron ICs, growing amounts of on-die memory and scaling effects make embedded memories increasingly vulnerable to reliability and yield problems. Spare columns are often included in memories for the purpose of allowing for repair in the presence of defective cells or bit lines. In many cases, the repair process will not use all spare columns. Schemes are proposed to exploit these unused spare columns to store additional check bits which can be used to reduce the miscorrection probability for triple errors in SEC-DED. These additional check bits increase the dimensions of the H-matrix. The increased number of 1s in the H-matrix increases not only the area overhead but also the delay of the whole system. A method is proposed in this paper to efficiently fill the extra rows of the H-matrix on the basis of similarity between the other rows. Optimization of the whole H-matrix is accomplished through logic sharing within a feasible operating time resulting in the reduced area over head and delay. | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | 대한전자공학회 | - |
dc.title | Performance Improvement by Logic Sharing on Using Unused Spare Columns for Memory EC | - |
dc.type | Article | - |
dc.publisher.location | 대한민국 | - |
dc.identifier.bibliographicCitation | 대한전자공학회 SoC 학술대회, pp 18 - 22 | - |
dc.citation.title | 대한전자공학회 SoC 학술대회 | - |
dc.citation.startPage | 18 | - |
dc.citation.endPage | 22 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | other | - |
dc.subject.keywordAuthor | logic sharing | - |
dc.subject.keywordAuthor | parity check matrix | - |
dc.subject.keywordAuthor | misscorrection probability | - |
dc.subject.keywordAuthor | SEC-DED | - |
dc.subject.keywordAuthor | memory ECC | - |
dc.identifier.url | https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE01666449 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.