MPSoC bus architecture optimization under performance constraints for multiple applications
- Authors
- 신현철
- Issue Date
- Sep-2009
- Publisher
- IEEE
- Keywords
- Low costs; Bus architecture; Multiple processors; Information technology; Optimization; Multiprocessing systems; Switching circuits; Bus design; Application specific integrated circuits; Multiple applications; Bus switch; Logic circuits; Buses; Multiproce
- Citation
- International Symposium on Communication and Information Technology 2009, pp.677 - 682
- Journal Title
- International Symposium on Communication and Information Technology 2009
- Start Page
- 677
- End Page
- 682
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/40923
- DOI
- 10.1109/ISCIT.2009.5341157
- Abstract
- Optimization of interconnects among processors and memories becomes important as multiple processors and memories can be integrated on a Multi-Processor System-on-Chip (MPSoC). Since the optimal interconnection architecture is usually dependent on the application, systematic design methodology for various data transfer requirements is necessary. In this paper, we propose a new optimized bus design methodology under performance constraints. Optimized bus architecture is found to satisfy performance constraints for a single or multiple applications. When compared to unoptimized architectures, our method can reduce the bus switch logic circuits significantly (by more than 50% sometimes). Furthermore, low cost bus architectures can be found to satisfy the performance constraints for a set of given applications. ©2009 IEEE.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.