Null Detector Circuit Design Scheme for Detecting Defective AC-Coupled Capacitors in Differential Signaling
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Baeg, Sanghyeon | - |
dc.date.accessioned | 2021-06-23T15:06:16Z | - |
dc.date.available | 2021-06-23T15:06:16Z | - |
dc.date.issued | 2009-08 | - |
dc.identifier.issn | 0018-9456 | - |
dc.identifier.issn | 1557-9662 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/41004 | - |
dc.description.abstract | This paper presents a novel method for detecting defective ac-coupling capacitors in high-speed differential signaling connections by designing a circuit with null detectors at the differential receiver. The design parameters of selecting the null ranges in the receiver buffer are proposed to efficiently detect the voltage droop that creates erroneous jitter. The null detectors in the proposed method enable the use of a lower test signal speed than the mission data rate at differential connections to detect defective capacitors. The proposed design method of null detectors combines four design and test factors, namely, regular null, voltage doubling, fail-safe, and defect sensitization, to determine the stretched null used for test purposes. The null-detection scheme has been implemented and verified in the design using a regular current-mode logic (CML) differential buffer in the 0.18-mu m complementary metal-oxide-semiconductor (CMOS) process. The detection capability of the proposed method to check for traditional defects with the same null detector is also demonstrated through SPICE-based fault simulations. The proposed method is also verified with the board developed for parameter measurements. The parameters proposed in this paper showed excellent agreement among calculated, simulated, and measured values. In particular, measured parameters showed strong closeness up to 99% to its calculated values. | - |
dc.format.extent | 13 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | Null Detector Circuit Design Scheme for Detecting Defective AC-Coupled Capacitors in Differential Signaling | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/TIM.2009.2014624 | - |
dc.identifier.scopusid | 2-s2.0-67949109568 | - |
dc.identifier.wosid | 000268033000021 | - |
dc.identifier.bibliographicCitation | IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, v.58, no.8, pp 2544 - 2556 | - |
dc.citation.title | IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT | - |
dc.citation.volume | 58 | - |
dc.citation.number | 8 | - |
dc.citation.startPage | 2544 | - |
dc.citation.endPage | 2556 | - |
dc.type.docType | Article; Proceedings Paper | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Instruments & Instrumentation | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Instruments & Instrumentation | - |
dc.subject.keywordAuthor | Capacitor | - |
dc.subject.keywordAuthor | differential signaling | - |
dc.subject.keywordAuthor | fault | - |
dc.subject.keywordAuthor | pattern-dependent jitter (PDJ) | - |
dc.subject.keywordAuthor | test buffer | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/4797825 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.