Scheduling Considering Bit Level Delays
- Authors
- 신현철
- Issue Date
- Nov-2008
- Publisher
- IEEE
- Keywords
- bit level delay; chaining; high level synthesis; scheduling
- Citation
- International SoC Design Conference
- Journal Title
- International SoC Design Conference
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/42042
- DOI
- 10.1109/SOCDC.2008.4815639
- Abstract
- A new scheduling method considering bit level delays for high level synthesis is proposed. Conventional bit level delay computation for high-level synthesis was usually limited for specific resources. However, we have developed an efficient bit level delay computation method which is applicable to various resources, in this research. This method is applied to scheduling. The scheduling algorithm is based on list scheduling and executes chaining considering bit level delays. Furthermore, multicycle chaining can be allowed to improve performance under resource constraints. Experimental results on several well-known DSP examples show that our method improves the performance of the results by 14.7% on the average.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles
![qrcode](https://api.qrserver.com/v1/create-qr-code/?size=55x55&data=https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/42042)
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.