Optimal SoC Test Interface for Wafer and Final Tests
DC Field | Value | Language |
---|---|---|
dc.contributor.author | 박성주 | - |
dc.contributor.author | Song, Jaehoon | - |
dc.contributor.author | Kim, Byeongjin | - |
dc.contributor.author | Kim, Kibeom | - |
dc.contributor.author | Kim, Minchul | - |
dc.date.accessioned | 2021-06-23T17:38:35Z | - |
dc.date.available | 2021-06-23T17:38:35Z | - |
dc.date.created | 2021-02-18 | - |
dc.date.issued | 2008-06 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/42393 | - |
dc.description.abstract | The throughput of wafer testing can be significantly improved by allowing multi-site test through the reduced pin count testing (RPCT). Nonetheless, owing to the reduced number of test ports with the lengthy test patterns serialized for the RPCT, the throughput of the final test is even degraded. In this paper, an efficient RPCT for wafer test is introduced for system-on-a-chips (SoC) with IEEE 1500 wrapped cores, and then the RPCT is transformed to full pin test interface for the final package test. A mathematically analyzed guideline is provided to adopt the RPCT for SoCs embedding modules that require too lengthy scan test patterns. Experiments show the effectiveness of our technique in globally improving the test throughput with an unusual case where the throughput was even degraded with the RPCT for wafer test. | - |
dc.language | 영어 | - |
dc.language.iso | en | - |
dc.publisher | 한국반도체테스트협회 | - |
dc.title | Optimal SoC Test Interface for Wafer and Final Tests | - |
dc.type | Article | - |
dc.contributor.affiliatedAuthor | 박성주 | - |
dc.identifier.bibliographicCitation | 한국테스트학술대회 | - |
dc.relation.isPartOf | 한국테스트학술대회 | - |
dc.citation.title | 한국테스트학술대회 | - |
dc.type.rims | ART | - |
dc.description.journalClass | 3 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | other | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.