Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Interconnect delay fault test on boards and SoCs with multiple clock domainsopen access

Authors
Yi, HyunbeanSong, JaehoonPark, Sungju
Issue Date
Jun-2008
Publisher
WILEY
Keywords
design for testability; system-on-chip; IEEE 1149.1; IEEE 1500; multiple clock domains
Citation
ETRI JOURNAL, v.30, no.3, pp.403 - 411
Indexed
SCIE
SCOPUS
KCI
Journal Title
ETRI JOURNAL
Volume
30
Number
3
Start Page
403
End Page
411
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/42445
DOI
10.4218/etrij.08.0107.0275
ISSN
1225-6463
Abstract
This paper introduces an interconnect delay fault test (IDFT) controller on boards and system-on-chips (SoCs) with IEEE 1149.1 and IEEE 1500 wrappers. By capturing the transition signals launched during one system clock, interconnect delay faults operated by different system clocks can be simultaneously tested with our technique. The proposed IDFT technique does not require any modification on boundary scan cells. Instead, a small number of logic gates needs to be plugged around the test access port controller. The IDFT controller is compatible with the IEEE 1149.1 and IEEE 1500 standards. The superiority of our approach is verified by implementation of the controller with benchmark SoCs with IEEE 1500 wrapped cores.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE