A high performance motion vector processor IP design for H.264/AVC
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Yoo, Kiwon | - |
dc.contributor.author | Park, Seungho | - |
dc.contributor.author | Ko, Hyunsuk | - |
dc.contributor.author | Sohn, Kwanghoon | - |
dc.date.accessioned | 2021-06-23T18:40:24Z | - |
dc.date.available | 2021-06-23T18:40:24Z | - |
dc.date.issued | 2008-04 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/43058 | - |
dc.description.abstract | In this paper, the world's first hardware design of the motion vector processor of H.264/AVC and its FPGA implementation are presented. It aims at a low-cost high-throughput design for HD1080 (1920 x 1088) at 60 frames per second (fps) in High Profile (HP) H.264/AVC codec with Level 4.2. For this, deterministic processing loops control scheme and a novel 4 x 4 processing order substituting for the conventional double-Z one are presented to attain a high-throughput design. In addition, for maximizing hardware utilization and getting a low-cost design, two processing elements dedicated to motion vector derivation are presented. The proposed design was realized with 41 K logic gates and 4,608 bits SRAM at 266 MHz and was completely conformed for Allegro compliance bitstreams on an FPGA platform. | - |
dc.format.extent | 4 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEE | - |
dc.title | A high performance motion vector processor IP design for H.264/AVC | - |
dc.type | Article | - |
dc.publisher.location | 미국 | - |
dc.identifier.doi | 10.1109/ISCE.2008.4559504 | - |
dc.identifier.scopusid | 2-s2.0-51549102618 | - |
dc.identifier.wosid | 000258521400084 | - |
dc.identifier.bibliographicCitation | 2008 12th IEEE International Symposium on Consumer Electronics ( ISCE2008), pp 319 - 322 | - |
dc.citation.title | 2008 12th IEEE International Symposium on Consumer Electronics ( ISCE2008) | - |
dc.citation.startPage | 319 | - |
dc.citation.endPage | 322 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordPlus | Vector processors | - |
dc.subject.keywordPlus | Process design | - |
dc.subject.keywordPlus | Automatic voltage control | - |
dc.subject.keywordPlus | Hardware | - |
dc.subject.keywordPlus | Field programmable gate arrays | - |
dc.subject.keywordPlus | Codecs | - |
dc.subject.keywordPlus | Process control | - |
dc.subject.keywordPlus | Logic gates | - |
dc.subject.keywordPlus | Logic design | - |
dc.subject.keywordPlus | Random access memory | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/4559504?arnumber=4559504&SID=EBSCO:edseee | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.