Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

천이 지연 고장 테스트를 위한 IEEE 1500 래퍼 셀 설계

Full metadata record
DC Field Value Language
dc.contributor.author김기태-
dc.contributor.author한주희-
dc.contributor.author황두찬-
dc.contributor.author박성주-
dc.date.accessioned2021-06-23T21:04:10Z-
dc.date.available2021-06-23T21:04:10Z-
dc.date.issued2006-11-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/44525-
dc.description.abstractAs the integration density of System on Chips (SoCs) and the operating speed become increasingly fast, it is crucial to test delay. In order to detect transition delay fault, the test responses must be captured in a system clock cycle after applying sequential test pattern. This paper introduces an IEEE 1500 wrapper cell architecture and IEEE 1149.1 TAP controller to wrapper serial port interface logic, and propose a transition delay fault test. Proposed method can simultaneously test of transition delay fault of IEEE 1500 wrapped cores using different core clocks, has low area overhead, and reduces test time.-
dc.format.extent4-
dc.language한국어-
dc.language.isoKOR-
dc.publisher대한전자공학회-
dc.title천이 지연 고장 테스트를 위한 IEEE 1500 래퍼 셀 설계-
dc.title.alternativeDesign of IEEE 1500 Wrapper Cell For Transition Delay Fault Test-
dc.typeArticle-
dc.publisher.location대한민국-
dc.identifier.bibliographicCitation2006년 대한전자공학회 추계종합학술대회 논문집(II), v.29, no.2, pp 391 - 394-
dc.citation.title2006년 대한전자공학회 추계종합학술대회 논문집(II)-
dc.citation.volume29-
dc.citation.number2-
dc.citation.startPage391-
dc.citation.endPage394-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassother-
dc.identifier.urlhttps://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE06324350-
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF COMPUTING > SCHOOL OF COMPUTER SCIENCE > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE