New Model-based IP-Level Power Estimation for Digital Circuits
- Authors
- Lee,Changhee; Shin, Hyun chul; Kim,Kyungho
- Issue Date
- Oct-2005
- Publisher
- 대한전자공학회
- Keywords
- Low power; Power estimation; Power modeling.
- Citation
- International SoC Design Conference(ISOCC 2005 Conference), pp 337 - 340
- Pages
- 4
- Indexed
- OTHER
- Journal Title
- International SoC Design Conference(ISOCC 2005 Conference)
- Start Page
- 337
- End Page
- 340
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/45697
- Abstract
- New efficient and effective power estimation techniques have been developed for Intellectual Property(IP)-Level digital circuits. Owing to the development of semiconductor processing technology, high density complex circuits can be integrated in a System-on-a-Chip(SoC) and increasing energy consumption becomes one of the most important limiting factors. Power estimation at the early stage of design is essential since design changes at lower levels may significantly lengthen the design period and increase the cost. In this paper, logic level circuits are levelized and several levels are selected to build power model tables for efficient power estimation. The proposed techniques are applied to a set of benchmark circuits to illustrate their effectiveness. Experimental results show significant improvement in estimation accuracy and slight improvement in efficiency when compared to those of a well-known existing method[1].
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.