A real-time image compressor using 2-dimensional DWT and its FPGA implementation
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Seo, Young-Ho | - |
dc.contributor.author | Kim, Wang-Hyun | - |
dc.contributor.author | Yoo, Ji-Sang | - |
dc.contributor.author | Kim, Dai-Gyoung | - |
dc.contributor.author | Kim, Dong-Wook | - |
dc.date.accessioned | 2021-06-24T00:39:38Z | - |
dc.date.available | 2021-06-24T00:39:38Z | - |
dc.date.created | 2021-01-21 | - |
dc.date.issued | 2004-08 | - |
dc.identifier.issn | 0916-8508 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/46571 | - |
dc.description.abstract | This paper proposes the design and implementation of a real-time image compressor using 2-Dimensional Discrete Wavelet Transform (2DDWT), which targets an FPGA as its platform. The image compressor uses Daubechies' bi-orthogonal DWT filters (9, 7) and 16-bit fixed-point data formats for wavelet coefficients in the internal calculation. The target image is NTSC 640 x 240 pixels per field whose color format is Y: Cb: Cr = 4 : 2 : 2. We developed for the 2DDWT a new structure with four Multipliers and Accumulators (MACs) for real-time operations. We designed and used a linear fixed scalar quantizer, which includes the exceptional treatment of the coefficients whose absolute values are larger than the quantization region. Only a Huffman entropy encoder was included due to the hardware overhead. The quantizer and Huffman encoder merged into a single functional module. Due to the insufficient memory space of an FPGA, we utilized external memory (SDRAM) as the working and memory storage space. The proposed image compressor maps into an APEX20KC EP20K600CB652-7 from Altera and uses 45% of the Logic Array Block (LAB) and 9% of the Embedded System Block (ESB). With a 33 MHz clock frequency, the proposed image compressor shows a speed of 67 fields per second (33 frames per second), which is more than real-time operation. The resulting image quality from reconstruction is approximately 28 dB in PSNR and its compression ratio is 29: 1. Consequently, the proposed image compressor is expected to be used in a dedicated system requiring an image-processing unit. | - |
dc.language | 영어 | - |
dc.language.iso | en | - |
dc.publisher | Oxford University Press | - |
dc.title | A real-time image compressor using 2-dimensional DWT and its FPGA implementation | - |
dc.type | Article | - |
dc.contributor.affiliatedAuthor | Kim, Dai-Gyoung | - |
dc.identifier.scopusid | 2-s2.0-4243051524 | - |
dc.identifier.wosid | 000223265300036 | - |
dc.identifier.bibliographicCitation | IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences, v.E87A, no.8, pp.2110 - 2119 | - |
dc.relation.isPartOf | IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences | - |
dc.citation.title | IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences | - |
dc.citation.volume | E87A | - |
dc.citation.number | 8 | - |
dc.citation.startPage | 2110 | - |
dc.citation.endPage | 2119 | - |
dc.type.rims | ART | - |
dc.type.docType | Article | - |
dc.description.journalClass | 1 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.relation.journalResearchArea | Computer Science | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Hardware & Architecture | - |
dc.relation.journalWebOfScienceCategory | Computer Science, Information Systems | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.subject.keywordPlus | WAVELET TRANSFORM | - |
dc.subject.keywordPlus | ARCHITECTURES | - |
dc.subject.keywordPlus | ALGORITHM | - |
dc.subject.keywordAuthor | DWT | - |
dc.subject.keywordAuthor | wavelet | - |
dc.subject.keywordAuthor | compression | - |
dc.subject.keywordAuthor | FPGA | - |
dc.subject.keywordAuthor | design | - |
dc.subject.keywordAuthor | hardware | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.