Detailed Information

Cited 55 time in webofscience Cited 66 time in scopus
Metadata Downloads

A 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI- SAR) ADC

Full metadata record
DC Field Value Language
dc.contributor.authorKim, Wan-
dc.contributor.authorHong, Hyeok-Ki-
dc.contributor.authorRoh, Yi-Ju-
dc.contributor.authorKang, Hyun-Wook-
dc.contributor.authorHwang, Sun-Il-
dc.contributor.authorJo, Dong-Shin-
dc.contributor.authorChang, Dong-Jin-
dc.contributor.authorSeo, Min-Jae-
dc.contributor.authorRyu, Seung-Tak-
dc.date.accessioned2022-03-07T05:40:44Z-
dc.date.available2022-03-07T05:40:44Z-
dc.date.created2022-03-06-
dc.date.issued2016-08-
dc.identifier.issn0018-9200-
dc.identifier.urihttps://scholarworks.bwise.kr/gachon/handle/2020.sw.gachon/83659-
dc.description.abstractThis paper presents an asynchronous SAR-assisted time-interleaved SAR (SATI-SAR) ADC as a suitable architecture in a low-supply-voltage condition. Settling-While-Conversion enabled by the Assist-ADC relaxes the DAC settling time requirement and makes it possible to insert a minimized capacitor shuffling logic with no speed penalty. A proposed gain-boosting dynamic pre-amplifier enhances the noise performance of the comparator and a self time-reference generation function is embedded in the pre-amplifier for a speed-enhanced asynchronous decision. A proposed dual-mode clock generator generates a low-jitter fixed-width sampling pulse for high-frequency operation while it generates a low-power-but-low-quality clock for low-frequency operation. With the dual-mode clock generator enabled, a prototype 65 nm CMOS 0.6 V 12 b 10 MS/s ADC achieves an ENOB of 10.4 at a Nyquist-rate input, and the peaks of DNL and INL are measured to be 0.24 LSB and 0.45 LSB, respectively. The FoM is 6.2 fJ/conversion-step with a power consumption of 83 mu W. The ADC operates under the lowest supply voltage of 0.6 V among comparable designs with ENOBs over 10 and conversion rates over 1 MS/s.-
dc.language영어-
dc.language.isoen-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.relation.isPartOfIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.titleA 0.6 V 12 b 10 MS/s Low-Noise Asynchronous SAR-Assisted Time-Interleaved SAR (SATI- SAR) ADC-
dc.typeArticle-
dc.type.rimsART-
dc.description.journalClass1-
dc.identifier.wosid000382169400009-
dc.identifier.doi10.1109/JSSC.2016.2563780-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.51, no.8, pp.1826 - 1839-
dc.description.isOpenAccessN-
dc.identifier.scopusid2-s2.0-84973926843-
dc.citation.endPage1839-
dc.citation.startPage1826-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume51-
dc.citation.number8-
dc.contributor.affiliatedAuthorSeo, Min-Jae-
dc.type.docTypeArticle-
dc.subject.keywordAuthorAsynchronous SAR ADC-
dc.subject.keywordAuthorgain-boosting dynamic comparator-
dc.subject.keywordAuthorlow voltage-
dc.subject.keywordAuthorlow-jitter clock-
dc.subject.keywordAuthorlow-noise comparator-
dc.subject.keywordAuthorSAR-assisted time-interleaved SAR (SATI-SAR)-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
Files in This Item
There are no files associated with this item.
Appears in
Collections
ETC > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Seo, MinJae photo

Seo, MinJae
반도체대학 (반도체·전자공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE