Detailed Information

Cited 8 time in webofscience Cited 7 time in scopus
Metadata Downloads

Reconfigurable Spike Routing Architectures for On-Chip Local Learning in Neuromorphic Systems

Authors
Kornijcuk, VladimirPark, JongkilKim, GuhyunKim, DohunKim, InhoKim, JaewookKwak, Joon YoungJeong, Doo Seok
Issue Date
Jan-2019
Publisher
WILEY
Keywords
LUT-based routing scheme; neuromorphic architecture; neuromorphic system; on-chip learning; spiking neural network
Citation
ADVANCED MATERIALS TECHNOLOGIES, v.4, no.1, pp.1 - 13
Indexed
SCIE
SCOPUS
Journal Title
ADVANCED MATERIALS TECHNOLOGIES
Volume
4
Number
1
Start Page
1
End Page
13
URI
https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/15128
DOI
10.1002/admt.201800345
ISSN
2365-709X
Abstract
Lookup table (LUT)-based spike routing schemes are often used in inference-only neuromorphic systems for their excellent reconfigurability. Yet, the routing in such schemes leaves difficulty in on-chip learning following a local learning rule, which requires a number of synaptic updates upon each spike. In this work, this issue is addressed by investigating four LUT-based routing schemes that use different LUT read-out techniques for on-chip learning. They are random access memory (RAM), content addressable memory, partitioned RAM, and pointer (PTR)-based routing schemes. A theoretical means of evaluating the maximum network size for each scheme without routing congestion-experimentally justified using field-programmable gate array implementations-is first provided. The results indicate that the PTR-based scheme supports a neuromorphic core consisting of 20 000 neurons (simultaneously firing at 50 Hz) and 2 million synapses at 200 MHz clock speed with minimum circuit overhead. The PTR-based scheme is further applied to multiple cores in a large-scale neuromorphic cluster, revealing that the cluster can theoretically hold 1.81 million neurons (simultaneously firing at 50 Hz) and 362 million synapses at 100 MHz global clock speed (separate clock for global event routing) when all cores operate at 200 MHz local clock speed (clock for local event routing).
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 신소재공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Jeong, Doo Seok photo

Jeong, Doo Seok
COLLEGE OF ENGINEERING (SCHOOL OF MATERIALS SCIENCE AND ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE