3차원 구조의 NAND flash memory에서 적층수 증가에 따른 문턱전압 산포 문제에 대한 연구A study of threshold voltage distribution issue according to number of stack increase in NAND flash memory of three-dimension
- Other Titles
- A study of threshold voltage distribution issue according to number of stack increase in NAND flash memory of three-dimension
- Authors
- 김은하; 양형준; 송윤흡
- Issue Date
- Jun-2014
- Publisher
- 대한전자공학회
- Citation
- 전자공학회논문지, v.37, no.1, pp.207 - 210
- Indexed
- OTHER
- Journal Title
- 전자공학회논문지
- Volume
- 37
- Number
- 1
- Start Page
- 207
- End Page
- 210
- URI
- https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/159681
- ISSN
- 1016135X
- Abstract
- According to Moor‘s law, Scaling of memory was continued but scaling of tow-dimensional structure was reached the limit at 10nm process. Consequently three-dimensional structure was discussed and produced. Nowadays 24 stacks memory was produced. But we need to study problem that is generated by continued increasing of stack for improving integration. We composed BiCS structure with previously discussed three-dimensional structure. And we found
problem that occur according to increasing stacks level in one string from changing characteristic of drain current following gate voltage changing. In this paper, we describe improvement direction of occurrence problem by the above analysis.
- Files in This Item
-
Go to Link
- Appears in
Collections - 서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles
![qrcode](https://api.qrserver.com/v1/create-qr-code/?size=55x55&data=https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/159681)
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.