Ultra low power and high speed FPGA design with CNFET
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Han, Kwang-Soo | - |
dc.contributor.author | Jeon, Dong-Ik | - |
dc.contributor.author | Chung, Ki-Seok | - |
dc.date.accessioned | 2022-07-16T12:16:01Z | - |
dc.date.available | 2022-07-16T12:16:01Z | - |
dc.date.created | 2021-05-13 | - |
dc.date.issued | 2012-12 | - |
dc.identifier.issn | 0000-0000 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/163987 | - |
dc.description.abstract | Both the capacity and the complexity of modern FPGA devices increase rapidly. Also, it is common that battery-powered embedded systems are equipped with FPGA devices. Therefore, reducing the power consumption of FPGA devices has become a very crucial issue. Not only dynamic power consumption but also leakage power consumption increases as the feature size to manufacture FPGA devices shrinks. To reduce the power consumption of FPGA devices, carbon-nanotube field effect transistor (CNFET) has emerged as a promising candidate for replacing silicon metal oxide semiconductor field effect transistor (Si-MOSFET). In this paper, we propose an FPGA slice design based on CNFET technology, and compare the performance and the power consumption characteristics of the proposed design with the same design based on Si-MOSFET. From the performance evaluation, we learned that the proposed design showed up to 5000 times better power-delay product (PDP) than the Si-MOSFET design. Especially reduction in power consumption was truly significant. | - |
dc.language | 영어 | - |
dc.language.iso | en | - |
dc.publisher | IEEE | - |
dc.title | Ultra low power and high speed FPGA design with CNFET | - |
dc.type | Article | - |
dc.contributor.affiliatedAuthor | Chung, Ki-Seok | - |
dc.identifier.doi | 10.1109/ISCIT.2012.6381016 | - |
dc.identifier.scopusid | 2-s2.0-84872142691 | - |
dc.identifier.bibliographicCitation | 2012 International Symposium on Communications and Information Technologies, ISCIT 2012, pp.828 - 833 | - |
dc.relation.isPartOf | 2012 International Symposium on Communications and Information Technologies, ISCIT 2012 | - |
dc.citation.title | 2012 International Symposium on Communications and Information Technologies, ISCIT 2012 | - |
dc.citation.startPage | 828 | - |
dc.citation.endPage | 833 | - |
dc.type.rims | ART | - |
dc.type.docType | Conference Paper | - |
dc.description.journalClass | 1 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scopus | - |
dc.subject.keywordPlus | Dynamic power consumption | - |
dc.subject.keywordPlus | Feature sizes | - |
dc.subject.keywordPlus | FPGA devices | - |
dc.subject.keywordPlus | High speed FPGA | - |
dc.subject.keywordPlus | Leakage power consumption | - |
dc.subject.keywordPlus | Performance evaluation | - |
dc.subject.keywordPlus | Power-delay products | - |
dc.subject.keywordPlus | Ultra low power | - |
dc.subject.keywordPlus | Automobile manufacture | - |
dc.subject.keywordPlus | Carbon nanotubes | - |
dc.subject.keywordPlus | Electron beam lithography | - |
dc.subject.keywordPlus | Information technology | - |
dc.subject.keywordPlus | Logic design | - |
dc.subject.keywordPlus | Product design | - |
dc.subject.keywordPlus | Silicon | - |
dc.subject.keywordPlus | MOSFET devices | - |
dc.identifier.url | https://ieeexplore.ieee.org/document/6381016 | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
222, Wangsimni-ro, Seongdong-gu, Seoul, 04763, Korea+82-2-2220-1365
COPYRIGHT © 2021 HANYANG UNIVERSITY.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.