Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Precursor ISI Cancellation Sliding-Block DFE for High-Speed Wireline Receivers

Full metadata record
DC Field Value Language
dc.contributor.authorKim, Kunmo-
dc.contributor.authorMoon, Suhong-
dc.contributor.authorHan, Jaeduk-
dc.contributor.authorAlon, Elad-
dc.contributor.authorNiknejad, Ali M.-
dc.date.accessioned2023-11-24T04:51:26Z-
dc.date.available2023-11-24T04:51:26Z-
dc.date.created2023-08-29-
dc.date.issued2023-10-
dc.identifier.issn1549-8328-
dc.identifier.urihttps://scholarworks.bwise.kr/hanyang/handle/2021.sw.hanyang/192957-
dc.description.abstractThis article introduces a cascaded sliding-block decision feedback equalizer (SB-DFE) that equalizes multiple precursor and postcursor intersymbol interference (ISI). The paper also presents an enhanced statistical analysis for the DFE in the presence of residual ISI and additive white Gaussian noise (AWGN), along with generalized expressions for the probability and expected length of DFE burst errors. In addition, the statistical analysis is extended to the conventional SB-DFE and our proposed cascaded SB-DFE to accurately estimate their equalization capability, latency, and steady-state bit error rate (BER). The simulation results reveal that the cascaded SB-DFE provides as low BER as the mininum mean-squared error -DFE (MMSE-DFE) with substantially lower latency and hardware overhead.-
dc.language영어-
dc.language.isoen-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titlePrecursor ISI Cancellation Sliding-Block DFE for High-Speed Wireline Receivers-
dc.typeArticle-
dc.contributor.affiliatedAuthorHan, Jaeduk-
dc.identifier.doi10.1109/TCSI.2023.3298954-
dc.identifier.scopusid2-s2.0-85167785652-
dc.identifier.wosid001047513800001-
dc.identifier.bibliographicCitationIEEE Transactions on Circuits and Systems I: Regular Papers, v.70, no.10, pp.4169 - 4182-
dc.relation.isPartOfIEEE Transactions on Circuits and Systems I: Regular Papers-
dc.citation.titleIEEE Transactions on Circuits and Systems I: Regular Papers-
dc.citation.volume70-
dc.citation.number10-
dc.citation.startPage4169-
dc.citation.endPage4182-
dc.type.rimsART-
dc.type.docTypeArticle in press-
dc.description.journalClass1-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.subject.keywordPlusLIKELIHOOD SEQUENCE ESTIMATION-
dc.subject.keywordPlusDECISION-FEEDBACK EQUALIZERS-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordAuthorDecision feedback equalizer-
dc.subject.keywordAuthorDecision feedback equalizers-
dc.subject.keywordAuthorDelays-
dc.subject.keywordAuthorDFE-
dc.subject.keywordAuthorequalizer-
dc.subject.keywordAuthorerror propagation-
dc.subject.keywordAuthorFinite impulse response filters-
dc.subject.keywordAuthorintersymbol interference-
dc.subject.keywordAuthorISI-
dc.subject.keywordAuthorMarkov chain-
dc.subject.keywordAuthorMarkov processes-
dc.subject.keywordAuthorSerDes-
dc.subject.keywordAuthorserial link-
dc.subject.keywordAuthorSignal to noise ratio-
dc.subject.keywordAuthorstatistical analysis-
dc.subject.keywordAuthorStatistical analysis-
dc.subject.keywordAuthorTransceivers-
dc.subject.keywordAuthorwireline-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/10210068-
Files in This Item
Go to Link
Appears in
Collections
서울 공과대학 > 서울 융합전자공학부 > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Han, Jaeduk photo

Han, Jaeduk
COLLEGE OF ENGINEERING (SCHOOL OF ELECTRONIC ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE