(Invited) cross-layer resilience: Challenges, insights, and the road ahead
- Authors
- Cheng; E.; Mueller-Gritschneder; D.; Abraham; J.; Bose; P.; Buyuktosunoglu; A.; Chen; D.; Cho, Hyungmin; H.; Li; Y.; Sharif; U.; Skadron; K.; Stan; M.; Schlichtmann; U.; Mitra; S.
- Issue Date
- 2019
- Publisher
- ASSOC COMPUTING MACHINERY
- Keywords
- Cross-layer resilience; fault tolerance; reliability
- Citation
- Proceedings - Design Automation Conference
- Journal Title
- Proceedings - Design Automation Conference
- URI
- https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/12789
- DOI
- 10.1145/3316781.3323474
- ISSN
- 0738-100X
- Abstract
- Resilience to errors in the underlying hardware is a key design objective for a large class of computing systems, from embedded systems all the way to the cloud. Sources of hardware errors include radiation, circuit aging, variability induced by manufacturing and operating conditions, manufacturing test escapes, and early-life failures. Many publications have suggested that cross-layer resilience, where multiple error resilience techniques from different layers of the system stack cooperate to achieve cost-effective resilience, is essential for designing cost-effective resilient digital systems. This paper presents a comprehensive overview of cross layer resilience by addressing fundamental cross-layer resilience questions, by summarizing insights derived from recent advances in cross-layer resilience research, and by discussing future cross layer resilience challenges.
- Files in This Item
- There are no files associated with this item.
- Appears in
Collections - College of Engineering > Computer Engineering Major > 1. Journal Articles
![qrcode](https://api.qrserver.com/v1/create-qr-code/?size=55x55&data=https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/12789)
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.