Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Enhanced bus invert encodings for low-power

Authors
Narayanan, U.Chung, K.-S.Kim, T.
Issue Date
2002
Citation
Proceedings - IEEE International Symposium on Circuits and Systems, v.5, pp.V/25 - V/28
Journal Title
Proceedings - IEEE International Symposium on Circuits and Systems
Volume
5
Start Page
V/25
End Page
V/28
URI
https://scholarworks.bwise.kr/hongik/handle/2020.sw.hongik/27127
DOI
10.1109/ISCAS.2002.1010631
ISSN
0271-4310
Abstract
The advent of portable digital devices has made low power CMOS circuit design an increasingly important research area. Till now, most efforts in low-power CMOS design have focused on reducing the power dissipated dynamically by reducing the number of transitions inside the CMOS circuit. It has been known that a significant power reduction can be achieved by using a bus encoding to reduce the number of transitions on high capacitance I/O lines at the cost of increasing the number of transitions inside the CMOS circuit on low capacitance lines. In this paper we extend the ideas of bus invert encoding and propose two enhanced encoding schemes which further reduce the number of transitions on I/O lines. We provide a set of comparisons among the three schemes in the light of the average number of transitions, additional area overhead, encoding/decoding cost, and delay.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Engineering > Computer Engineering Major > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Altmetrics

Total Views & Downloads

BROWSE