Detailed Information

Cited 2 time in webofscience Cited 4 time in scopus
Metadata Downloads

Design of High Performance Hybrid Type Digital-Feedback Low Drop-Out Regulator Using SSCG Techniqueopen access

Authors
Asif, M.[Asif, M.]Ali, I.[Ali, I.]Khan, D.[Khan, D.]Rehman, M.R.U.[Rehman, M.R.U.]Pu, Y.[Pu, Y.]Yoo, S.[Yoo, S.]Lee, K.[Lee, K.]
Issue Date
2021
Publisher
Institute of Electrical and Electronics Engineers Inc.
Keywords
Digital LDO; fast settling time; hybrid type; low quiescent current; SSCG technique
Citation
IEEE Access, v.9, pp.28167 - 28176
Indexed
SCIE
SCOPUS
Journal Title
IEEE Access
Volume
9
Start Page
28167
End Page
28176
URI
https://scholarworks.bwise.kr/skku/handle/2021.sw.skku/93048
DOI
10.1109/ACCESS.2021.3057225
ISSN
2169-3536
Abstract
This paper proposes a high-performance Digital Feedback low-dropout voltage regulator (DF-LDO) for low power applications. In the DF-LDO regulator, digital feedback and applying spectrum spread clock generator (SSCG) technique are used to reduce output voltage ripples. In addition, it has triple operation modes i.e. coarse, fine, and retention for high efficiency and transient enhancement. The proposed hybrid DF-LDO uses arrays of PMOS transistors in coarse and fine mode whereas in retention mode, only one comparator and NMOS are active and digital controller goes into the sleep mode. This results in the reduction of the power consumption and improves the output voltage ripples. In the retention mode, minimum number of blocks operate that reduces the current consumption as compared to coarse and fine modes. To further reduce the current consumption, the comparator with hysteresis is used. The proposed circuit is designed using CMOS 55 nm process. The input voltage range is from 0.8 1.5 V and the measured output voltage range is 0.756 1.456 V. The measured line regulation is 6 mV / V, and the regulation starts when the input voltage is 0.8 V. The measured load regulation is 2.3 mV/mA for maximum load current of 5 mA. The peak current efficiency of the proposed DF-LDO is 99.996 % with a maximum output voltage ripples value of 1.9 mV. The proposed digital LDO regulator active chip area is 0.012 mm2. © 2013 IEEE.
Files in This Item
There are no files associated with this item.
Appears in
Collections
Information and Communication Engineering > School of Electronic and Electrical Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher LEE, KANG YOON photo

LEE, KANG YOON
Information and Communication Engineering (Electronic and Electrical Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE