Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

A 0.99-pJ/b 10-Gb/s Receiver With Fast Recovery From Sleep Mode Under Voltage Drift

Full metadata record
DC FieldValueLanguage
dc.contributor.authorLee, Kwang-Hoon-
dc.contributor.authorPark, Jung-Hun-
dc.contributor.authorLee, Yongjae-
dc.contributor.authorSong, Yeonggeun-
dc.contributor.authorRoh, Seungha-
dc.contributor.authorShim, Minkyo-
dc.contributor.authorSong, Yoonho-
dc.contributor.authorJung, Woosong-
dc.contributor.authorHwang, Young-Ha-
dc.contributor.authorOh, Jonghyun-
dc.contributor.authorChoi, Woo-Seok-
dc.contributor.authorJeong, Deog-Kyoon-
dc.date.accessioned2024-01-15T01:00:49Z-
dc.date.available2024-01-15T01:00:49Z-
dc.date.issued2023-11-
dc.identifier.issn1549-7747-
dc.identifier.issn1558-3791-
dc.identifier.urihttps://scholarworks.bwise.kr/ssu/handle/2018.sw.ssu/48973-
dc.description.abstractThis brief presents a 10 Gb/s receiver for an application processor (AP)-to-timing controller-embedded display (TED) interface that is capable of recovering its operating frequency fast from the sleep mode under the supply voltage drift. A hybrid clock and data recovery (CDR) loop is employed to support the fast entering and exiting of the sleep mode by adding AND gates to the digital loop filter, while offering good jitter performance by utilizing an analog loop filter. Also supply voltage drift cancellation (SVDC) circuit is added to maintain constant current in the presence of supply voltage drift. Thanks to the hybrid CDR and SVDC, even if the supply voltage drift occurs during the sleep mode, the same frequency is recovered fast without frequency re-tracking. A prototype chip fabricated in 28-nm CMOS technology occupies an active area of 0.089mm(2) with 0.99-pJ/bit energy efficiency in the active mode. The measured results show that the frequency is recovered within 36 ns even if the worst-case supply voltage drift occurs during the sleep mode.-
dc.format.extent5-
dc.language영어-
dc.language.isoENG-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA 0.99-pJ/b 10-Gb/s Receiver With Fast Recovery From Sleep Mode Under Voltage Drift-
dc.typeArticle-
dc.identifier.doi10.1109/TCSII.2023.3285934-
dc.identifier.bibliographicCitationIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, v.70, no.11, pp 4003 - 4007-
dc.identifier.wosid001094470200012-
dc.identifier.scopusid2-s2.0-85162690548-
dc.citation.endPage4007-
dc.citation.number11-
dc.citation.startPage4003-
dc.citation.titleIEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS-
dc.citation.volume70-
dc.identifier.urlhttps://ieeexplore.ieee.org/document/10153507/-
dc.publisher.location미국-
dc.type.docTypeArticle-
dc.description.isOpenAccessN-
dc.subject.keywordAuthorReceiver-
dc.subject.keywordAuthorclock and data recovery (CDR)-
dc.subject.keywordAuthorsleep mode-
dc.subject.keywordAuthorsupply voltage drift-
dc.subject.keywordAuthordisplay interface-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
Files in This Item
Go to Link
Appears in
Collections
ETC > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Hwang, Young-Ha photo

Hwang, Young-Ha
College of Information Technology (Department of Electronic Engineering)
Read more

Altmetrics

Total Views & Downloads

BROWSE