Detailed Information

Cited 1 time in webofscience Cited 3 time in scopus
Metadata Downloads

Low-power fast-update pipelined phase accumulator for CML-based high-speed CMOS DDFSs

Authors
Yoo, T.Cho, S. -J.Lee, J. W.Baek, K. -H.
Issue Date
Aug-2012
Publisher
INST ENGINEERING TECHNOLOGY-IET
Citation
ELECTRONICS LETTERS, v.48, no.18, pp 1102 - 1103
Pages
2
Journal Title
ELECTRONICS LETTERS
Volume
48
Number
18
Start Page
1102
End Page
1103
URI
https://scholarworks.bwise.kr/cau/handle/2019.sw.cau/15184
DOI
10.1049/el.2012.0886
ISSN
0013-5194
1350-911X
Abstract
Presented is a phase accumulator (PACC) for current-mode logic (CML)-based high-speed CMOS direct digital frequency synthesisers (DDFSs). The proposed PACC not only consumes low power by using an adaptive power reduction technique, but also updates frequency information within one clock period by using dual function logic gates and the charge sharing scheme that accelerates current recovery time. This work reduces power consumption by 33% compared to the conventional PACC with a pipeline depth of 8 and 32-bit FCW.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of ICT Engineering > School of Electrical and Electronics Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Baek, Kwang Hyun photo

Baek, Kwang Hyun
창의ICT공과대학 (전자전기공학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE