Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Worst case timing analysis of RISC processors: R3000/R3010 case study

Authors
Hur, YerangBae, Young HyunLim, Sung-SooKim, Sung-KwanRhee, Byung-DoMin, Sang LyulPark, Chang YunLee, MinsukShin, HeonshikKim, Chong Sang
Issue Date
Dec-1995
Publisher
IEEE, Piscataway, NJ, United States
Citation
Proceedings - Real-Time Systems Symposium, pp 308 - 319
Pages
12
Journal Title
Proceedings - Real-Time Systems Symposium
Start Page
308
End Page
319
URI
https://scholarworks.bwise.kr/cau/handle/2019.sw.cau/60669
DOI
10.1109/REAL.1995.495220
ISSN
0000-0000
Abstract
This paper presents a case study of worst case timing analysis for a RISC processor. The target machine consists of the R3000 CPU and R3010 FPA (Floating Point Accelerator). This target machine is typical of a RISC system with pipelined execution units and cache memories. Our methodology is an extension of the existing timing schema. The extended timing schema provides means to reason about the execution time variation of a program construct by surrounding program constructs due to pipelined execution and cache memories of RISC processors. The main focus of this paper is on explaining the necessary steps for performing timing analysis of a given target machine within the extended timing schema framework. This paper also gives results from experiments using a timing tool for the target machine that is built based on the extended timing schema approach.
Files in This Item
There are no files associated with this item.
Appears in
Collections
College of Software > School of Computer Science and Engineering > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Park, Chang Yun photo

Park, Chang Yun
소프트웨어대학 (소프트웨어학부)
Read more

Altmetrics

Total Views & Downloads

BROWSE