Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Scalable CMOS back-end-of-line-compatible AlScN/two-dimensional channel ferroelectric field-effect transistors

Authors
Kim, Kwan-HoOh, SeyongFiagbenu, Merrilyn Mercy AdzoZheng, JeffreyMusavigharavi, PariasadatKumar, PawanTrainor, NicholasAljarb, AreejWan, YiKim, Hyong MinKatti, KeshavaSong, SeungukKim, GwangwooTang, ZichenFu, Jui-HanHakami, MariamTung, VincentRedwing, Joan M.Stach, Eric A.Olsson, Roy H.Jariwala, Deep
Issue Date
Sep-2023
Publisher
Nature Publishing Group
Keywords
CONTENT-ADDRESSABLE MEMORY; VARIABILITY
Citation
Nature Nanotechnology, v.18, no.9, pp 1 - 9
Pages
9
Indexed
SCIE
SCOPUS
Journal Title
Nature Nanotechnology
Volume
18
Number
9
Start Page
1
End Page
9
URI
https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/113163
DOI
10.1038/s41565-023-01399-y
ISSN
1748-3387
1748-3395
Abstract
Three-dimensional monolithic integration of memory devices with logic transistors is a frontier challenge in computer hardware. This integration is essential for augmenting computational power concurrent with enhanced energy efficiency in big data applications such as artificial intelligence. Despite decades of efforts, there remains an urgent need for reliable, compact, fast, energy-efficient and scalable memory devices. Ferroelectric field-effect transistors (FE-FETs) are a promising candidate, but requisite scalability and performance in a back-end-of-line process have proven challenging. Here we present back-end-of-line-compatible FE-FETs using two-dimensional MoS2 channels and AlScN ferroelectric materials, all grown via wafer-scalable processes. A large array of FE-FETs with memory windows larger than 7.8 V, ON/OFF ratios greater than 10(7) and ON-current density greater than 250 mu A um(-1), all at similar to 80 nm channel length are demonstrated. The FE-FETs show stable retention up to 10 years by extension, and endurance greater than 10(4) cycles in addition to 4-bit pulse-programmable memory features, thereby opening a path towards the three-dimensional heterointegration of a two-dimensional semiconductor memory with silicon complementary metal-oxide-semiconductor logic.
Files in This Item
Go to Link
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher OH, SEYONG photo

OH, SEYONG
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE