A 55.1 mW 1.62-to-8.1 Gb/s Video Interface Receiver Generating up to 680 MHz Stream Clock Over 20 dB Loss Channel
- Authors
- Park, Kwanseoauth; Lee, Jinhyungauth; Lee, Kwanghoauth; Choo, Min-Seongauth; Jang, Sungchunauth; Chu, Sang-Hyeokauth; Kim, Sungwooauth; Jeong, Deog-Kyoon
- Issue Date
- Dec-2017
- Publisher
- Institute of Electrical and Electronics Engineers
- Keywords
- Adaptive equalizer; clock and data recovery; power efficient; referenceless; stream clock generator; video interface receiver
- Citation
- IEEE Transactions on Circuits and Systems II: Express Briefs, v.64, no.12, pp 1432 - 1436
- Pages
- 5
- Indexed
- SCI
SCIE
SCOPUS
- Journal Title
- IEEE Transactions on Circuits and Systems II: Express Briefs
- Volume
- 64
- Number
- 12
- Start Page
- 1432
- End Page
- 1436
- URI
- https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/114826
- DOI
- 10.1109/TCSII.2017.2747148
- ISSN
- 1549-7747
1558-3791
- Abstract
- A 1.62-to-8.1 Gb/s video interface receiver with an adaptive equalizer and a stream clock generator (SCG) is proposed. The adaptation logic is achieved by an edge-based adaptation and it controls the continuous-time linear equalizer ac boost. Using the adaptation logic, the minimum BER point is selected for several cables. The SCG consists of a phase-switching fractional divider and a delta-sigma modulator. The dividing factor is determined by the display resolution and the SCG operates up to 680 MHz which is the 4K UHD pixel frequency. The proposed receiver is fabricated in 65-nm CMOS technology and occupies an active area of 0.282 mm2. The measured BER is less than $10^{-12}$ with a 20-ft-long video cable, whose insertion loss at 4.05 GHz is 20 dB. The receiver consumes 55.1 mW at the data rate of 8.1 Gb/s. © 2004-2012 IEEE.
- Files in This Item
-
Go to Link
- Appears in
Collections - COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.