Detailed Information

Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Split-Capacitive SAR-ADC based on Efficient Code-Width Calibration

Full metadata record
DC Field Value Language
dc.contributor.author김병호-
dc.date.accessioned2025-04-14T04:00:48Z-
dc.date.available2025-04-14T04:00:48Z-
dc.date.issued2024-11-
dc.identifier.urihttps://scholarworks.bwise.kr/erica/handle/2021.sw.erica/125050-
dc.description.abstractSuccessive-approximation-resistor (SAR) analog-to-digital converter (ADC) suffers from the linearity degraded by mismatch in the bridge capacitor and parasitic capacitances from the least-significant-bit (LSB) capacitor array. This paper proposes a foreground calibration design scheme to apply a perfectly linear ramp signal to an ADC under calibration, and to quantify the errors in the wide code width using the proposed width detection block in the postprocessing manner. To validate the performance of this work, the simulation was performed with a 12-bit split-capacitive SAR ADC, and the DNL and the INL results were reduced (enhanced) by 6.03LSB and 3.01LSB, respectively.-
dc.format.extent4-
dc.language한국어-
dc.language.isoKOR-
dc.publisher대한전자공학회-
dc.titleSplit-Capacitive SAR-ADC based on Efficient Code-Width Calibration-
dc.typeArticle-
dc.identifier.bibliographicCitation2024 대한전자공학회 추계학술대회, pp 53 - 56-
dc.citation.title2024 대한전자공학회 추계학술대회-
dc.citation.startPage53-
dc.citation.endPage56-
dc.type.docTypeProceeding-
dc.description.isOpenAccessN-
dc.description.journalRegisteredClassother-
Files in This Item
There are no files associated with this item.
Appears in
Collections
COLLEGE OF ENGINEERING SCIENCES > SCHOOL OF ELECTRICAL ENGINEERING > 1. Journal Articles

qrcode

Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher Kim, Byoung ho photo

Kim, Byoung ho
ERICA 공학대학 (SCHOOL OF ELECTRICAL ENGINEERING)
Read more

Altmetrics

Total Views & Downloads

BROWSE