Low Power Scan Chain Reordering Method with Limited Routing Congestion for Code-based Test Data Compression
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, Dooyoung | - |
dc.contributor.author | Ansari, M. Adil | - |
dc.contributor.author | Jung, Jihun | - |
dc.contributor.author | Park, Sungju | - |
dc.date.accessioned | 2021-06-22T16:05:14Z | - |
dc.date.available | 2021-06-22T16:05:14Z | - |
dc.date.issued | 2016-10 | - |
dc.identifier.issn | 1598-1657 | - |
dc.identifier.issn | 2233-4866 | - |
dc.identifier.uri | https://scholarworks.bwise.kr/erica/handle/2021.sw.erica/12726 | - |
dc.description.abstract | Various test data compression techniques have been developed to reduce the test costs of system-on-a-chips. In this paper, a scan chain reordering algorithm for code-based test data compression techniques is proposed. Scan cells within an acceptable relocation distance are ranked to reduce the number of conflicts in all test patterns and rearranged by a positioning algorithm to minimize the routing overhead. The proposed method is demonstrated on ISCAS '89 benchmark circuits with their physical layout by using a 180 nm CMOS process library. Significant improvements are observed in compression ratio and test power consumption with minor routing overhead. | - |
dc.format.extent | 13 | - |
dc.language | 영어 | - |
dc.language.iso | ENG | - |
dc.publisher | IEEK PUBLICATION CENTER | - |
dc.title | Low Power Scan Chain Reordering Method with Limited Routing Congestion for Code-based Test Data Compression | - |
dc.type | Article | - |
dc.publisher.location | 대한민국 | - |
dc.identifier.doi | 10.5573/JSTS.2016.16.5.582 | - |
dc.identifier.scopusid | 2-s2.0-84994320301 | - |
dc.identifier.wosid | 000393191000007 | - |
dc.identifier.bibliographicCitation | JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.16, no.5, pp 582 - 594 | - |
dc.citation.title | JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE | - |
dc.citation.volume | 16 | - |
dc.citation.number | 5 | - |
dc.citation.startPage | 582 | - |
dc.citation.endPage | 594 | - |
dc.type.docType | Article | - |
dc.identifier.kciid | ART002158329 | - |
dc.description.isOpenAccess | N | - |
dc.description.journalRegisteredClass | scie | - |
dc.description.journalRegisteredClass | scopus | - |
dc.description.journalRegisteredClass | kci | - |
dc.relation.journalResearchArea | Engineering | - |
dc.relation.journalResearchArea | Physics | - |
dc.relation.journalWebOfScienceCategory | Engineering, Electrical & Electronic | - |
dc.relation.journalWebOfScienceCategory | Physics, Applied | - |
dc.subject.keywordPlus | TIME | - |
dc.subject.keywordAuthor | Test data compression | - |
dc.subject.keywordAuthor | code-based test data compression | - |
dc.subject.keywordAuthor | scan chain reordering | - |
dc.subject.keywordAuthor | low power testing | - |
dc.subject.keywordAuthor | routing congestion | - |
dc.identifier.url | https://www.dbpia.co.kr/journal/articleDetail?nodeId=NODE07041140&language=ko_KR&hasTopBanner=true | - |
Items in ScholarWorks are protected by copyright, with all rights reserved, unless otherwise indicated.
55 Hanyangdeahak-ro, Sangnok-gu, Ansan, Gyeonggi-do, 15588, Korea+82-31-400-4269 sweetbrain@hanyang.ac.kr
COPYRIGHT © 2021 HANYANG UNIVERSITY. ALL RIGHTS RESERVED.
Certain data included herein are derived from the © Web of Science of Clarivate Analytics. All rights reserved.
You may not copy or re-distribute this material in whole or in part without the prior written consent of Clarivate Analytics.